You can not select more than 25 topics Topics must start with a chinese character,a letter or number, can include dashes ('-') and can be up to 35 characters long.

dtrmm_kernel_16x4_power8.S 11 kB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /***************************************************************************
  2. Copyright (c) 2013-2016, The OpenBLAS Project
  3. All rights reserved.
  4. Redistribution and use in source and binary forms, with or without
  5. modification, are permitted provided that the following conditions are
  6. met:
  7. 1. Redistributions of source code must retain the above copyright
  8. notice, this list of conditions and the following disclaimer.
  9. 2. Redistributions in binary form must reproduce the above copyright
  10. notice, this list of conditions and the following disclaimer in
  11. the documentation and/or other materials provided with the
  12. distribution.
  13. 3. Neither the name of the OpenBLAS project nor the names of
  14. its contributors may be used to endorse or promote products
  15. derived from this software without specific prior written permission.
  16. THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  17. AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  18. IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  19. ARE DISCLAIMED. IN NO EVENT SHALL THE OPENBLAS PROJECT OR CONTRIBUTORS BE
  20. LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  21. DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  22. SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  23. CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  24. OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  25. USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *****************************************************************************/
  27. /**************************************************************************************
  28. * 2016/03/05 Werner Saar (wernsaar@googlemail.com)
  29. * BLASTEST : OK
  30. * CTEST : OK
  31. * TEST : OK
  32. * LAPACK-TEST : OK
  33. **************************************************************************************/
  34. /*********************************************************************/
  35. /* Copyright 2009, 2010 The University of Texas at Austin. */
  36. /* All rights reserved. */
  37. /* */
  38. /* Redistribution and use in source and binary forms, with or */
  39. /* without modification, are permitted provided that the following */
  40. /* conditions are met: */
  41. /* */
  42. /* 1. Redistributions of source code must retain the above */
  43. /* copyright notice, this list of conditions and the following */
  44. /* disclaimer. */
  45. /* */
  46. /* 2. Redistributions in binary form must reproduce the above */
  47. /* copyright notice, this list of conditions and the following */
  48. /* disclaimer in the documentation and/or other materials */
  49. /* provided with the distribution. */
  50. /* */
  51. /* THIS SOFTWARE IS PROVIDED BY THE UNIVERSITY OF TEXAS AT */
  52. /* AUSTIN ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, */
  53. /* INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */
  54. /* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE */
  55. /* DISCLAIMED. IN NO EVENT SHALL THE UNIVERSITY OF TEXAS AT */
  56. /* AUSTIN OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, */
  57. /* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES */
  58. /* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE */
  59. /* GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR */
  60. /* BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF */
  61. /* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT */
  62. /* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT */
  63. /* OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE */
  64. /* POSSIBILITY OF SUCH DAMAGE. */
  65. /* */
  66. /* The views and conclusions contained in the software and */
  67. /* documentation are those of the authors and should not be */
  68. /* interpreted as representing official policies, either expressed */
  69. /* or implied, of The University of Texas at Austin. */
  70. /*********************************************************************/
  71. #define ASSEMBLER
  72. #include "common.h"
  73. #include "def_vsx.h"
  74. #ifndef __64BIT__
  75. #define LOAD lwz
  76. #else
  77. #define LOAD ld
  78. #endif
  79. #ifdef __64BIT__
  80. #define STACKSIZE 320
  81. #define STACKSIZE 520
  82. #define ALPHA_SP 296+200(SP)
  83. #define FZERO 304+200(SP)
  84. #else
  85. #define STACKSIZE 436
  86. #define ALPHA_SP 224+196(SP)
  87. #define FZERO 232+196(SP)
  88. #endif
  89. #define M r3
  90. #define N r4
  91. #define K r5
  92. #if defined(linux) || defined(__FreeBSD__)
  93. #ifndef __64BIT__
  94. #define A r6
  95. #define B r7
  96. #define C r8
  97. #define LDC r9
  98. #define OFFSET r10
  99. #else
  100. #define A r7
  101. #define B r8
  102. #define C r9
  103. #define LDC r10
  104. #define OFFSET r6
  105. #endif
  106. #endif
  107. #if defined(_AIX) || defined(__APPLE__)
  108. #if !defined(__64BIT__) && defined(DOUBLE)
  109. #define A r8
  110. #define B r9
  111. #define C r10
  112. #define LDC r7
  113. #define OFFSET r6
  114. #else
  115. #define A r7
  116. #define B r8
  117. #define C r9
  118. #define LDC r10
  119. #define OFFSET r6
  120. #endif
  121. #endif
  122. #define alpha_r vs18
  123. #define o0 0
  124. #define K1 r13
  125. #define KKK r14
  126. #define o8 r15
  127. #define o24 r16
  128. #define ALPHA r17
  129. #define L r18
  130. #define T1 r19
  131. #define KK r20
  132. #define BB r21
  133. #define I r22
  134. #define J r23
  135. #define AO r24
  136. #define BO r25
  137. #define CO r26
  138. #define o16 r27
  139. #define o32 r28
  140. #define o48 r29
  141. #define PRE r30
  142. #define T2 r31
  143. #define VECSAVE r11
  144. #include "dtrmm_macros_16x4_power8.S"
  145. #ifndef NEEDPARAM
  146. PROLOGUE
  147. PROFCODE
  148. addi SP, SP, -STACKSIZE
  149. li r0, 0
  150. stfd f14, 0(SP)
  151. stfd f15, 8(SP)
  152. stfd f16, 16(SP)
  153. stfd f17, 24(SP)
  154. stfd f18, 32(SP)
  155. stfd f19, 40(SP)
  156. stfd f20, 48(SP)
  157. stfd f21, 56(SP)
  158. stfd f22, 64(SP)
  159. stfd f23, 72(SP)
  160. stfd f24, 80(SP)
  161. stfd f25, 88(SP)
  162. stfd f26, 96(SP)
  163. stfd f27, 104(SP)
  164. stfd f28, 112(SP)
  165. stfd f29, 120(SP)
  166. stfd f30, 128(SP)
  167. stfd f31, 136(SP)
  168. #ifdef __64BIT__
  169. std r31, 144(SP)
  170. std r30, 152(SP)
  171. std r29, 160(SP)
  172. std r28, 168(SP)
  173. std r27, 176(SP)
  174. std r26, 184(SP)
  175. std r25, 192(SP)
  176. std r24, 200(SP)
  177. std r23, 208(SP)
  178. std r22, 216(SP)
  179. std r21, 224(SP)
  180. std r20, 232(SP)
  181. std r19, 240(SP)
  182. std r18, 248(SP)
  183. std r17, 256(SP)
  184. std r16, 264(SP)
  185. std r15, 272(SP)
  186. std r14, 280(SP)
  187. std r13, 288(SP)
  188. addi r11, SP, 304
  189. #else
  190. stw r31, 144(SP)
  191. stw r30, 148(SP)
  192. stw r29, 152(SP)
  193. stw r28, 156(SP)
  194. stw r27, 160(SP)
  195. stw r26, 164(SP)
  196. stw r25, 168(SP)
  197. stw r24, 172(SP)
  198. stw r23, 176(SP)
  199. stw r22, 180(SP)
  200. stw r21, 184(SP)
  201. stw r20, 188(SP)
  202. stw r19, 192(SP)
  203. stw r18, 196(SP)
  204. stw r17, 200(SP)
  205. stw r16, 204(SP)
  206. stw r15, 208(SP)
  207. stw r14, 212(SP)
  208. stw r13, 216(SP)
  209. addi r11, r0, 224
  210. #endif
  211. stvx v20, r11, r0
  212. addi r11, r11, 16
  213. stvx v21, r11, r0
  214. addi r11, r11, 16
  215. stvx v22, r11, r0
  216. addi r11, r11, 16
  217. stvx v23, r11, r0
  218. addi r11, r11, 16
  219. stvx v24, r11, r0
  220. addi r11, r11, 16
  221. stvx v25, r11, r0
  222. addi r11, r11, 16
  223. stvx v26, r11, r0
  224. addi r11 ,r11, 16
  225. stvx v27, r11, r0
  226. addi r11, r11, 16
  227. stvx v28, r11, r0
  228. addi r11, r11, 16
  229. stvx v29, r11, r0
  230. addi r11, r11, 16
  231. stvx v30, r11, r0
  232. addi r11, r11, 16
  233. stvx v31, r11, r0
  234. li r11,0
  235. stfd f1, ALPHA_SP
  236. stw r0, FZERO
  237. #if defined(_AIX) || defined(__APPLE__)
  238. #if !defined(__64BIT__) && defined(DOUBLE)
  239. lwz LDC, FRAMESLOT(0) + STACKSIZE(SP)
  240. #endif
  241. #endif
  242. slwi LDC, LDC, BASE_SHIFT
  243. #if defined(TRMMKERNEL)
  244. #if (defined(linux) || defined(__FreeBSD__)) && defined(__64BIT__)
  245. ld OFFSET, FRAMESLOT(0) + STACKSIZE(SP)
  246. #endif
  247. #if defined(_AIX) || defined(__APPLE__)
  248. #ifdef __64BIT__
  249. ld OFFSET, FRAMESLOT(0) + STACKSIZE(SP)
  250. #else
  251. #ifdef DOUBLE
  252. lwz OFFSET, FRAMESLOT(1) + STACKSIZE(SP)
  253. #else
  254. lwz OFFSET, FRAMESLOT(0) + STACKSIZE(SP)
  255. #endif
  256. #endif
  257. #endif
  258. #endif
  259. mr KK, OFFSET
  260. #if defined(TRMMKERNEL) && !defined(LEFT)
  261. neg KK, KK
  262. #endif
  263. cmpwi cr0, M, 0
  264. ble .L999_H1
  265. cmpwi cr0, N, 0
  266. ble .L999_H1
  267. cmpwi cr0, K, 0
  268. ble .L999_H1
  269. #ifdef __64BIT__
  270. addi ALPHA, SP, 296+200
  271. #else
  272. addi ALPHA, SP, 224+196
  273. #endif
  274. li PRE, 256
  275. li o8 , 8
  276. li o16, 16
  277. li o24, 24
  278. li o32, 32
  279. li o48, 48
  280. lxvdsx alpha_r, 0, ALPHA
  281. #include "dtrmm_logic_16x4_power8.S"
  282. .L999:
  283. addi r3, 0, 0
  284. lfd f14, 0(SP)
  285. lfd f15, 8(SP)
  286. lfd f16, 16(SP)
  287. lfd f17, 24(SP)
  288. lfd f18, 32(SP)
  289. lfd f19, 40(SP)
  290. lfd f20, 48(SP)
  291. lfd f21, 56(SP)
  292. lfd f22, 64(SP)
  293. lfd f23, 72(SP)
  294. lfd f24, 80(SP)
  295. lfd f25, 88(SP)
  296. lfd f26, 96(SP)
  297. lfd f27, 104(SP)
  298. lfd f28, 112(SP)
  299. lfd f29, 120(SP)
  300. lfd f30, 128(SP)
  301. lfd f31, 136(SP)
  302. #ifdef __64BIT__
  303. ld r31, 144(SP)
  304. ld r30, 152(SP)
  305. ld r29, 160(SP)
  306. ld r28, 168(SP)
  307. ld r27, 176(SP)
  308. ld r26, 184(SP)
  309. ld r25, 192(SP)
  310. ld r24, 200(SP)
  311. ld r23, 208(SP)
  312. ld r22, 216(SP)
  313. ld r21, 224(SP)
  314. ld r20, 232(SP)
  315. ld r19, 240(SP)
  316. ld r18, 248(SP)
  317. ld r17, 256(SP)
  318. ld r16, 264(SP)
  319. ld r15, 272(SP)
  320. ld r14, 280(SP)
  321. ld r13, 288(SP)
  322. addi r11, SP, 304
  323. #else
  324. lwz r31, 144(SP)
  325. lwz r30, 148(SP)
  326. lwz r29, 152(SP)
  327. lwz r28, 156(SP)
  328. lwz r27, 160(SP)
  329. lwz r26, 164(SP)
  330. lwz r25, 168(SP)
  331. lwz r24, 172(SP)
  332. lwz r23, 176(SP)
  333. lwz r22, 180(SP)
  334. lwz r21, 184(SP)
  335. lwz r20, 188(SP)
  336. lwz r19, 192(SP)
  337. lwz r18, 196(SP)
  338. lwz r17, 200(SP)
  339. lwz r16, 204(SP)
  340. lwz r15, 208(SP)
  341. lwz r14, 212(SP)
  342. lwz r13, 216(SP)
  343. addi r11, SP, 224
  344. #endif
  345. lvx v20, r11, r3
  346. addi r11, r11, 16
  347. lvx v21, r11, r3
  348. addi r11, r11, 16
  349. lvx v22, r11, r3
  350. addi r11, r11, 16
  351. lvx v23, r11, r3
  352. addi r11, r11, 16
  353. lvx v24, r11, r3
  354. addi r11, r11, 16
  355. lvx v25, r11, r3
  356. addi r11, r11, 16
  357. lvx v26, r11, r3
  358. addi r11, r11, 16
  359. lvx v27, r11, r3
  360. addi r11, r11, 16
  361. lvx v28, r11, r3
  362. addi r11, r11, 16
  363. lvx v29, r11, r3
  364. addi r11, r11, 16
  365. lvx v30, r11, r3
  366. addi r11, r11, 16
  367. lvx v31, r11, r3
  368. li r11, 0
  369. addi SP, SP, STACKSIZE
  370. blr
  371. EPILOGUE
  372. #endif