You can not select more than 25 topics Topics must start with a chinese character,a letter or number, can include dashes ('-') and can be up to 35 characters long.

dgemm_tcopy_8.S 14 kB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681
  1. /***************************************************************************
  2. Copyright (c) 2016, The OpenBLAS Project
  3. All rights reserved.
  4. Redistribution and use in source and binary forms, with or without
  5. modification, are permitted provided that the following conditions are
  6. met:
  7. 1. Redistributions of source code must retain the above copyright
  8. notice, this list of conditions and the following disclaimer.
  9. 2. Redistributions in binary form must reproduce the above copyright
  10. notice, this list of conditions and the following disclaimer in
  11. the documentation and/or other materials provided with the
  12. distribution.
  13. 3. Neither the name of the OpenBLAS project nor the names of
  14. its contributors may be used to endorse or promote products
  15. derived from this software without specific prior written permission.
  16. THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  17. AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  18. IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  19. ARE DISCLAIMED. IN NO EVENT SHALL THE OPENBLAS PROJECT OR CONTRIBUTORS BE
  20. LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  21. DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  22. SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  23. CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  24. OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  25. USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *****************************************************************************/
  27. #define ASSEMBLER
  28. #include "common.h"
  29. #define M x0
  30. #define N x1
  31. #define A x2
  32. #define LDA x3
  33. #define B x4
  34. #define M8 x5
  35. #define A01 x6
  36. #define A02 x7
  37. #define A03 x8
  38. #define A04 x9
  39. #define A05 x10
  40. #define A06 x11
  41. #define A07 x12
  42. #define A08 x13
  43. #define B01 x14
  44. #define B02 x15
  45. #define B03 x16
  46. #define B04 x17
  47. #define I x19
  48. #define J x20
  49. #define TEMP1 x21
  50. #define A_PREFETCH 2560
  51. #define B_PREFETCH 256
  52. /**************************************************************************************
  53. * Macro definitions
  54. **************************************************************************************/
  55. .macro SAVE_REGS
  56. add sp, sp, #-(11 * 16)
  57. stp d8, d9, [sp, #(0 * 16)]
  58. stp d10, d11, [sp, #(1 * 16)]
  59. stp d12, d13, [sp, #(2 * 16)]
  60. stp d14, d15, [sp, #(3 * 16)]
  61. stp d16, d17, [sp, #(4 * 16)]
  62. stp x18, x19, [sp, #(5 * 16)]
  63. stp x20, x21, [sp, #(6 * 16)]
  64. stp x22, x23, [sp, #(7 * 16)]
  65. stp x24, x25, [sp, #(8 * 16)]
  66. stp x26, x27, [sp, #(9 * 16)]
  67. str x28, [sp, #(10 * 16)]
  68. .endm
  69. .macro RESTORE_REGS
  70. ldp d8, d9, [sp, #(0 * 16)]
  71. ldp d10, d11, [sp, #(1 * 16)]
  72. ldp d12, d13, [sp, #(2 * 16)]
  73. ldp d14, d15, [sp, #(3 * 16)]
  74. ldp d16, d17, [sp, #(4 * 16)]
  75. ldp x18, x19, [sp, #(5 * 16)]
  76. ldp x20, x21, [sp, #(6 * 16)]
  77. ldp x22, x23, [sp, #(7 * 16)]
  78. ldp x24, x25, [sp, #(8 * 16)]
  79. ldp x26, x27, [sp, #(9 * 16)]
  80. ldr x28, [sp, #(10 * 16)]
  81. add sp, sp, #(11*16)
  82. .endm
  83. /*************************************************************************************************************************/
  84. .macro COPY8x8
  85. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  86. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  87. //prfm PLDL1KEEP, [A03, #A_PREFETCH]
  88. //prfm PLDL1KEEP, [A04, #A_PREFETCH]
  89. //prfm PLDL1KEEP, [A05, #A_PREFETCH]
  90. //prfm PLDL1KEEP, [A06, #A_PREFETCH]
  91. //prfm PLDL1KEEP, [A07, #A_PREFETCH]
  92. //prfm PLDL1KEEP, [A08, #A_PREFETCH]
  93. ldp q0, q1, [A01], #32
  94. ldp q2, q3, [A01], #32
  95. st1 {v0.2d, v1.2d, v2.2d, v3.2d}, [B01]
  96. add TEMP1, B01, #64
  97. ldp q4, q5, [A02], #32
  98. ldp q6, q7, [A02], #32
  99. st1 {v4.2d, v5.2d, v6.2d, v7.2d}, [TEMP1]
  100. add TEMP1, TEMP1, #64
  101. ldp q8, q9, [A03], #32
  102. ldp q10, q11, [A03], #32
  103. st1 {v8.2d, v9.2d, v10.2d, v11.2d}, [TEMP1]
  104. add TEMP1, TEMP1, #64
  105. ldp q12, q13, [A04], #32
  106. ldp q14, q15, [A04], #32
  107. st1 {v12.2d, v13.2d, v14.2d, v15.2d}, [TEMP1]
  108. add TEMP1, TEMP1, #64
  109. ldp q16, q17, [A05], #32
  110. ldp q18, q19, [A05], #32
  111. st1 {v16.2d, v17.2d, v18.2d, v19.2d}, [TEMP1]
  112. add TEMP1, TEMP1, #64
  113. ldp q20, q21, [A06], #32
  114. ldp q22, q23, [A06], #32
  115. st1 {v20.2d, v21.2d, v22.2d, v23.2d}, [TEMP1]
  116. add TEMP1, TEMP1, #64
  117. ldp q24, q25, [A07], #32
  118. ldp q26, q27, [A07], #32
  119. st1 {v24.2d, v25.2d, v26.2d, v27.2d}, [TEMP1]
  120. add TEMP1, TEMP1, #64
  121. ldp q28, q29, [A08], #32
  122. ldp q30, q31, [A08], #32
  123. st1 {v28.2d, v29.2d, v30.2d, v31.2d}, [TEMP1]
  124. add TEMP1, TEMP1, #64
  125. add B01, B01, M8
  126. .endm
  127. .macro COPY4x8
  128. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  129. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  130. //prfm PLDL1KEEP, [A03, #A_PREFETCH]
  131. //prfm PLDL1KEEP, [A04, #A_PREFETCH]
  132. //prfm PLDL1KEEP, [A05, #A_PREFETCH]
  133. //prfm PLDL1KEEP, [A06, #A_PREFETCH]
  134. //prfm PLDL1KEEP, [A07, #A_PREFETCH]
  135. //prfm PLDL1KEEP, [A08, #A_PREFETCH]
  136. ldp q0, q1, [A01], #32
  137. ldp q2, q3, [A02], #32
  138. st1 {v0.2d, v1.2d, v2.2d, v3.2d}, [B02]
  139. add B02, B02, #64
  140. ldp q4, q5, [A03], #32
  141. ldp q6, q7, [A04], #32
  142. st1 {v4.2d, v5.2d, v6.2d, v7.2d}, [B02]
  143. add B02, B02, #64
  144. ldp q8, q9, [A05], #32
  145. ldp q10, q11, [A06], #32
  146. st1 {v8.2d, v9.2d, v10.2d, v11.2d}, [B02]
  147. add B02, B02, #64
  148. ldp q12, q13, [A07], #32
  149. ldp q14, q15, [A08], #32
  150. st1 {v12.2d, v13.2d, v14.2d, v15.2d}, [B02]
  151. add B02, B02, #64
  152. .endm
  153. .macro COPY2x8
  154. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  155. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  156. //prfm PLDL1KEEP, [A03, #A_PREFETCH]
  157. //prfm PLDL1KEEP, [A04, #A_PREFETCH]
  158. //prfm PLDL1KEEP, [A05, #A_PREFETCH]
  159. //prfm PLDL1KEEP, [A06, #A_PREFETCH]
  160. //prfm PLDL1KEEP, [A07, #A_PREFETCH]
  161. //prfm PLDL1KEEP, [A08, #A_PREFETCH]
  162. ldr q0, [A01], #16
  163. ldr q1, [A02], #16
  164. ldr q2, [A03], #16
  165. ldr q3, [A04], #16
  166. st1 {v0.2d, v1.2d, v2.2d, v3.2d}, [B03]
  167. add B03, B03, #64
  168. ldr q4, [A05], #16
  169. ldr q5, [A06], #16
  170. ldr q6, [A07], #16
  171. ldr q7, [A08], #16
  172. st1 {v4.2d, v5.2d, v6.2d, v7.2d}, [B03]
  173. add B03, B03, #64
  174. .endm
  175. .macro COPY1x8
  176. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  177. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  178. //prfm PLDL1KEEP, [A03, #A_PREFETCH]
  179. //prfm PLDL1KEEP, [A04, #A_PREFETCH]
  180. //prfm PLDL1KEEP, [A05, #A_PREFETCH]
  181. //prfm PLDL1KEEP, [A06, #A_PREFETCH]
  182. //prfm PLDL1KEEP, [A07, #A_PREFETCH]
  183. //prfm PLDL1KEEP, [A08, #A_PREFETCH]
  184. ldr d0, [A01], #8
  185. ldr d1, [A02], #8
  186. ldr d2, [A03], #8
  187. ldr d3, [A04], #8
  188. st1 {v0.1d, v1.1d, v2.1d, v3.1d}, [B04]
  189. add B04, B04, #32
  190. ldr d4, [A05], #8
  191. ldr d5, [A06], #8
  192. ldr d6, [A07], #8
  193. ldr d7, [A08], #8
  194. st1 {v4.1d, v5.1d, v6.1d, v7.1d}, [B04]
  195. add B04, B04, #32
  196. .endm
  197. /*************************************************************************************************************************/
  198. .macro COPY8x4
  199. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  200. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  201. //prfm PLDL1KEEP, [A03, #A_PREFETCH]
  202. //prfm PLDL1KEEP, [A04, #A_PREFETCH]
  203. ldp q0, q1, [A01], #32
  204. ldp q2, q3, [A01], #32
  205. st1 {v0.2d, v1.2d, v2.2d, v3.2d}, [B01]
  206. add TEMP1, B01, #64
  207. ldp q4, q5, [A02], #32
  208. ldp q6, q7, [A02], #32
  209. st1 {v4.2d, v5.2d, v6.2d, v7.2d}, [TEMP1]
  210. add TEMP1, TEMP1, #64
  211. ldp q8, q9, [A03], #32
  212. ldp q10, q11, [A03], #32
  213. st1 {v8.2d, v9.2d, v10.2d, v11.2d}, [TEMP1]
  214. add TEMP1, TEMP1, #64
  215. ldp q12, q13, [A04], #32
  216. ldp q14, q15, [A04], #32
  217. st1 {v12.2d, v13.2d, v14.2d, v15.2d}, [TEMP1]
  218. add TEMP1, TEMP1, #64
  219. add B01, B01, M8
  220. .endm
  221. .macro COPY4x4
  222. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  223. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  224. //prfm PLDL1KEEP, [A03, #A_PREFETCH]
  225. //prfm PLDL1KEEP, [A04, #A_PREFETCH]
  226. ldp q0, q1, [A01], #32
  227. ldp q2, q3, [A02], #32
  228. st1 {v0.2d, v1.2d, v2.2d, v3.2d}, [B02]
  229. add B02, B02, #64
  230. ldp q4, q5, [A03], #32
  231. ldp q6, q7, [A04], #32
  232. st1 {v4.2d, v5.2d, v6.2d, v7.2d}, [B02]
  233. add B02, B02, #64
  234. .endm
  235. .macro COPY2x4
  236. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  237. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  238. //prfm PLDL1KEEP, [A03, #A_PREFETCH]
  239. //prfm PLDL1KEEP, [A04, #A_PREFETCH]
  240. ldr q0, [A01], #16
  241. ldr q1, [A02], #16
  242. ldr q2, [A03], #16
  243. ldr q3, [A04], #16
  244. st1 {v0.2d, v1.2d, v2.2d, v3.2d}, [B03]
  245. add B03, B03, #64
  246. .endm
  247. .macro COPY1x4
  248. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  249. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  250. //prfm PLDL1KEEP, [A03, #A_PREFETCH]
  251. //prfm PLDL1KEEP, [A04, #A_PREFETCH]
  252. ldr d0, [A01], #8
  253. ldr d1, [A02], #8
  254. ldr d2, [A03], #8
  255. ldr d3, [A04], #8
  256. st1 {v0.1d, v1.1d, v2.1d, v3.1d}, [B04]
  257. add B04, B04, #32
  258. .endm
  259. /*************************************************************************************************************************/
  260. .macro COPY8x2
  261. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  262. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  263. ldp q0, q1, [A01], #32
  264. ldp q2, q3, [A01], #32
  265. ldp q4, q5, [A02], #32
  266. ldp q6, q7, [A02], #32
  267. st1 {v0.2d, v1.2d, v2.2d, v3.2d}, [B01]
  268. add TEMP1, B01, #64
  269. st1 {v4.2d, v5.2d, v6.2d, v7.2d}, [TEMP1]
  270. add B01, B01, M8
  271. .endm
  272. .macro COPY4x2
  273. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  274. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  275. ldp q0, q1, [A01], #32
  276. ldp q2, q3, [A02], #32
  277. st1 {v0.2d, v1.2d, v2.2d, v3.2d}, [B02]
  278. add B02, B02, #64
  279. .endm
  280. .macro COPY2x2
  281. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  282. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  283. ldr q0, [A01], #16
  284. ldr q1, [A02], #16
  285. stp q0, q1, [B03]
  286. add B03, B03, #32
  287. .endm
  288. .macro COPY1x2
  289. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  290. //prfm PLDL1KEEP, [A02, #A_PREFETCH]
  291. ldr d0, [A01], #8
  292. ldr d1, [A02], #8
  293. stp d0, d1, [B04]
  294. add B04, B04, #16
  295. .endm
  296. /*************************************************************************************************************************/
  297. .macro COPY8x1
  298. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  299. ldp q0, q1, [A01], #32
  300. ldp q2, q3, [A01], #32
  301. stp q0, q1, [B01]
  302. add TEMP1, B01, #32
  303. stp q2, q3, [TEMP1]
  304. add B01, B01, M8
  305. .endm
  306. .macro COPY4x1
  307. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  308. ldp q0, q1, [A01], #32
  309. stp q0, q1, [B02]
  310. add B02, B02, #32
  311. .endm
  312. .macro COPY2x1
  313. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  314. ldr q0, [A01], #16
  315. str q0, [B03]
  316. add B03, B03, #16
  317. .endm
  318. .macro COPY1x1
  319. //prfm PLDL1KEEP, [A01, #A_PREFETCH]
  320. ldr d0, [A01], #8
  321. str d0, [B04]
  322. add B04, B04, #8
  323. .endm
  324. /**************************************************************************************
  325. * End of macro definitions
  326. **************************************************************************************/
  327. PROLOGUE
  328. .align 5
  329. SAVE_REGS
  330. lsl LDA, LDA, #3 // LDA = LDA * SIZE
  331. lsl TEMP1, M, #3 // TEMP1 = M * SIZE
  332. and B02 , N , #-8
  333. and B03 , N , #-4
  334. and B04 , N , #-2
  335. mul B02, B02, TEMP1
  336. mul B03, B03, TEMP1
  337. mul B04, B04, TEMP1
  338. add B02 , B02, B
  339. add B03 , B03, B
  340. add B04 , B04, B
  341. lsl M8, M, #6 // M8 = M * 8 * SIZE
  342. .Ldgemm_tcopy_L8_BEGIN:
  343. asr J, M, #3 // J = M / 4
  344. cmp J, #0
  345. ble .Ldgemm_tcopy_L4_BEGIN
  346. .align 5
  347. .Ldgemm_tcopy_L8_M8_BEGIN:
  348. mov A01, A
  349. add A02, A01, LDA
  350. add A03, A02, LDA
  351. add A04, A03, LDA
  352. add A05, A04, LDA
  353. add A06, A05, LDA
  354. add A07, A06, LDA
  355. add A08, A07, LDA
  356. add A, A08, LDA
  357. mov B01, B
  358. add B, B01, #512 // B = B + 64 * SIZE
  359. asr I, N, #3 // I = N / 8
  360. cmp I, #0
  361. ble .Ldgemm_tcopy_L8_M8_40
  362. .align 5
  363. .Ldgemm_tcopy_L8_M8_20:
  364. COPY8x8
  365. subs I , I , #1
  366. bne .Ldgemm_tcopy_L8_M8_20
  367. .Ldgemm_tcopy_L8_M8_40:
  368. tst N , #4
  369. ble .Ldgemm_tcopy_L8_M8_60
  370. COPY4x8
  371. .Ldgemm_tcopy_L8_M8_60:
  372. tst N , #2
  373. ble .Ldgemm_tcopy_L8_M8_80
  374. COPY2x8
  375. .Ldgemm_tcopy_L8_M8_80:
  376. tst N, #1
  377. ble .Ldgemm_tcopy_L8_M8_END
  378. COPY1x8
  379. .Ldgemm_tcopy_L8_M8_END:
  380. subs J , J, #1 // j--
  381. bne .Ldgemm_tcopy_L8_M8_BEGIN
  382. /*********************************************************************************************/
  383. .Ldgemm_tcopy_L4_BEGIN:
  384. tst M, #7
  385. ble .Ldgemm_tcopy_L999
  386. tst M, #4
  387. ble .Ldgemm_tcopy_L2_BEGIN
  388. .Ldgemm_tcopy_L4_M8_BEGIN:
  389. mov A01, A
  390. add A02, A01, LDA
  391. add A03, A02, LDA
  392. add A04, A03, LDA
  393. add A, A04, LDA
  394. mov B01, B
  395. add B, B01, #256 // B = B + 32 * SIZE
  396. asr I, N, #3 // I = N / 8
  397. cmp I, #0
  398. ble .Ldgemm_tcopy_L4_M8_40
  399. .align 5
  400. .Ldgemm_tcopy_L4_M8_20:
  401. COPY8x4
  402. subs I , I , #1
  403. bne .Ldgemm_tcopy_L4_M8_20
  404. .Ldgemm_tcopy_L4_M8_40:
  405. tst N , #4
  406. ble .Ldgemm_tcopy_L4_M8_60
  407. COPY4x4
  408. .Ldgemm_tcopy_L4_M8_60:
  409. tst N , #2
  410. ble .Ldgemm_tcopy_L4_M8_80
  411. COPY2x4
  412. .Ldgemm_tcopy_L4_M8_80:
  413. tst N, #1
  414. ble .Ldgemm_tcopy_L4_M8_END
  415. COPY1x4
  416. .Ldgemm_tcopy_L4_M8_END:
  417. /*********************************************************************************************/
  418. .Ldgemm_tcopy_L2_BEGIN:
  419. tst M, #3
  420. ble .Ldgemm_tcopy_L999
  421. tst M, #2
  422. ble .Ldgemm_tcopy_L1_BEGIN
  423. .Ldgemm_tcopy_L2_M8_BEGIN:
  424. mov A01, A
  425. add A02, A01, LDA
  426. add A, A02, LDA
  427. mov B01, B
  428. add B, B01, #128 // B = B + 16 * SIZE
  429. asr I, N, #3 // I = N / 8
  430. cmp I, #0
  431. ble .Ldgemm_tcopy_L2_M8_40
  432. .align 5
  433. .Ldgemm_tcopy_L2_M8_20:
  434. COPY8x2
  435. subs I , I , #1
  436. bne .Ldgemm_tcopy_L2_M8_20
  437. .Ldgemm_tcopy_L2_M8_40:
  438. tst N , #4
  439. ble .Ldgemm_tcopy_L2_M8_60
  440. COPY4x2
  441. .Ldgemm_tcopy_L2_M8_60:
  442. tst N , #2
  443. ble .Ldgemm_tcopy_L2_M8_80
  444. COPY2x2
  445. .Ldgemm_tcopy_L2_M8_80:
  446. tst N , #1
  447. ble .Ldgemm_tcopy_L2_M8_END
  448. COPY1x2
  449. .Ldgemm_tcopy_L2_M8_END:
  450. /*********************************************************************************************/
  451. .Ldgemm_tcopy_L1_BEGIN:
  452. tst M, #1
  453. ble .Ldgemm_tcopy_L999
  454. .Ldgemm_tcopy_L1_M8_BEGIN:
  455. mov A01, A // A01 = A
  456. mov B01, B
  457. asr I, N, #3 // I = M / 8
  458. cmp I, #0
  459. ble .Ldgemm_tcopy_L1_M8_40
  460. .align 5
  461. .Ldgemm_tcopy_L1_M8_20:
  462. COPY8x1
  463. subs I , I , #1
  464. bne .Ldgemm_tcopy_L1_M8_20
  465. .Ldgemm_tcopy_L1_M8_40:
  466. tst N , #4
  467. ble .Ldgemm_tcopy_L1_M8_60
  468. COPY4x1
  469. .Ldgemm_tcopy_L1_M8_60:
  470. tst N , #2
  471. ble .Ldgemm_tcopy_L1_M8_80
  472. COPY2x1
  473. .Ldgemm_tcopy_L1_M8_80:
  474. tst N , #1
  475. ble .Ldgemm_tcopy_L1_M8_END
  476. COPY1x1
  477. .Ldgemm_tcopy_L1_M8_END:
  478. .Ldgemm_tcopy_L999:
  479. mov x0, #0 // set return value
  480. RESTORE_REGS
  481. ret
  482. EPILOGUE