You can not select more than 25 topics Topics must start with a chinese character,a letter or number, can include dashes ('-') and can be up to 35 characters long.

gemv_t_vfp.S 12 kB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750
  1. /***************************************************************************
  2. Copyright (c) 2013, The OpenBLAS Project
  3. All rights reserved.
  4. Redistribution and use in source and binary forms, with or without
  5. modification, are permitted provided that the following conditions are
  6. met:
  7. 1. Redistributions of source code must retain the above copyright
  8. notice, this list of conditions and the following disclaimer.
  9. 2. Redistributions in binary form must reproduce the above copyright
  10. notice, this list of conditions and the following disclaimer in
  11. the documentation and/or other materials provided with the
  12. distribution.
  13. 3. Neither the name of the OpenBLAS project nor the names of
  14. its contributors may be used to endorse or promote products
  15. derived from this software without specific prior written permission.
  16. THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  17. AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  18. IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  19. ARE DISCLAIMED. IN NO EVENT SHALL THE OPENBLAS PROJECT OR CONTRIBUTORS BE
  20. LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  21. DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  22. SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  23. CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  24. OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
  25. USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *****************************************************************************/
  27. /**************************************************************************************
  28. * 2013/11/25 Saar
  29. * BLASTEST : OK
  30. * CTEST : OK
  31. * TEST : OK
  32. *
  33. **************************************************************************************/
  34. #define ASSEMBLER
  35. #include "common.h"
  36. #define STACKSIZE 256
  37. #define OLD_LDA [fp, #0 ]
  38. #define X [fp, #4 ]
  39. #define OLD_INC_X [fp, #8 ]
  40. #define Y [fp, #12 ]
  41. #define OLD_INC_Y [fp, #16 ]
  42. #define OLD_A r3
  43. #define OLD_N r1
  44. #define M r0
  45. #define AO1 r1
  46. #define J r2
  47. #define AO2 r4
  48. #define XO r5
  49. #define YO r6
  50. #define LDA r7
  51. #define INC_X r8
  52. #define INC_Y r9
  53. #define I r12
  54. #define N [fp, #-252 ]
  55. #define A [fp, #-256 ]
  56. #define X_PRE 512
  57. #define A_PRE 512
  58. /**************************************************************************************
  59. * Macro definitions
  60. **************************************************************************************/
  61. #if defined(DOUBLE)
  62. .macro INIT_F2
  63. vsub.f64 d2 , d2 , d2
  64. vsub.f64 d3 , d3 , d3
  65. .endm
  66. .macro KERNEL_F2X4
  67. pld [ XO , #X_PRE ]
  68. fldmiad XO! , { d12 - d15 }
  69. pld [ AO1 , #A_PRE ]
  70. fldmiad AO1!, { d8 - d9 }
  71. pld [ AO2 , #A_PRE ]
  72. fldmiad AO2!, { d4 - d5 }
  73. fldmiad AO1!, { d10 - d11 }
  74. fldmiad AO2!, { d6 - d7 }
  75. vmla.f64 d2 , d12 , d8
  76. vmla.f64 d3 , d12 , d4
  77. vmla.f64 d2 , d13 , d9
  78. vmla.f64 d3 , d13 , d5
  79. vmla.f64 d2 , d14, d10
  80. vmla.f64 d3 , d14, d6
  81. vmla.f64 d2 , d15, d11
  82. vmla.f64 d3 , d15, d7
  83. .endm
  84. .macro KERNEL_F2X1
  85. fldmiad XO! , { d1 }
  86. fldmiad AO1!, { d8 }
  87. fldmiad AO2!, { d4 }
  88. vmla.f64 d2 , d1 , d8
  89. vmla.f64 d3 , d1 , d4
  90. .endm
  91. .macro SAVE_F2
  92. fldmiad YO, { d4 - d5 }
  93. vmla.f64 d4, d0, d2
  94. vmla.f64 d5, d0, d3
  95. fstmiad YO!, { d4 - d5 }
  96. .endm
  97. .macro INIT_F1
  98. vsub.f64 d2 , d2 , d2
  99. .endm
  100. .macro KERNEL_F1X4
  101. pld [ XO , #X_PRE ]
  102. fldmiad XO! , { d12 - d15 }
  103. pld [ AO1 , #A_PRE ]
  104. fldmiad AO1!, { d8 - d9 }
  105. fldmiad AO1!, { d10 - d11 }
  106. vmla.f64 d2 , d12 , d8
  107. vmla.f64 d2 , d13 , d9
  108. vmla.f64 d2 , d14, d10
  109. vmla.f64 d2 , d15, d11
  110. .endm
  111. .macro KERNEL_F1X1
  112. fldmiad XO! , { d1 }
  113. fldmiad AO1!, { d8 }
  114. vmla.f64 d2 , d1 , d8
  115. .endm
  116. .macro SAVE_F1
  117. fldmiad YO, { d4 }
  118. vmla.f64 d4, d0, d2
  119. fstmiad YO!, { d4 }
  120. .endm
  121. .macro INIT_S2
  122. vsub.f64 d2 , d2 , d2
  123. vsub.f64 d3 , d3 , d3
  124. .endm
  125. .macro KERNEL_S2X4
  126. fldmiad XO , { d12 }
  127. add XO, XO, INC_X
  128. pld [ AO1 , #A_PRE ]
  129. fldmiad AO1!, { d8 - d9 }
  130. pld [ AO2 , #A_PRE ]
  131. fldmiad AO2!, { d4 - d5 }
  132. fldmiad XO , { d13 }
  133. add XO, XO, INC_X
  134. fldmiad AO1!, { d10 - d11 }
  135. fldmiad AO2!, { d6 - d7 }
  136. fldmiad XO , { d14 }
  137. add XO, XO, INC_X
  138. fldmiad XO , { d15 }
  139. add XO, XO, INC_X
  140. vmla.f64 d2 , d12 , d8
  141. vmla.f64 d3 , d12 , d4
  142. vmla.f64 d2 , d13 , d9
  143. vmla.f64 d3 , d13 , d5
  144. vmla.f64 d2 , d14, d10
  145. vmla.f64 d3 , d14, d6
  146. vmla.f64 d2 , d15, d11
  147. vmla.f64 d3 , d15, d7
  148. .endm
  149. .macro KERNEL_S2X1
  150. fldmiad XO , { d1 }
  151. fldmiad AO1!, { d8 }
  152. fldmiad AO2!, { d4 }
  153. vmla.f64 d2 , d1 , d8
  154. add XO, XO, INC_X
  155. vmla.f64 d3 , d1 , d4
  156. .endm
  157. .macro SAVE_S2
  158. fldmiad YO, { d4 }
  159. vmla.f64 d4, d0, d2
  160. fstmiad YO, { d4 }
  161. add YO, YO, INC_Y
  162. fldmiad YO, { d5 }
  163. vmla.f64 d5, d0, d3
  164. fstmiad YO, { d5 }
  165. add YO, YO, INC_Y
  166. .endm
  167. .macro INIT_S1
  168. vsub.f64 d2 , d2 , d2
  169. .endm
  170. .macro KERNEL_S1X4
  171. fldmiad XO , { d12 }
  172. add XO, XO, INC_X
  173. pld [ AO1 , #A_PRE ]
  174. fldmiad AO1!, { d8 - d9 }
  175. fldmiad XO , { d13 }
  176. add XO, XO, INC_X
  177. fldmiad AO1!, { d10 - d11 }
  178. fldmiad XO , { d14 }
  179. add XO, XO, INC_X
  180. fldmiad XO , { d15 }
  181. add XO, XO, INC_X
  182. vmla.f64 d2 , d12 , d8
  183. vmla.f64 d2 , d13 , d9
  184. vmla.f64 d2 , d14, d10
  185. vmla.f64 d2 , d15, d11
  186. .endm
  187. .macro KERNEL_S1X1
  188. fldmiad XO , { d1 }
  189. fldmiad AO1!, { d8 }
  190. vmla.f64 d2 , d1 , d8
  191. add XO, XO, INC_X
  192. .endm
  193. .macro SAVE_S1
  194. fldmiad YO, { d4 }
  195. vmla.f64 d4, d0, d2
  196. fstmiad YO, { d4 }
  197. add YO, YO, INC_Y
  198. .endm
  199. #else /************************* SINGLE PRECISION *****************************************/
  200. .macro INIT_F2
  201. vsub.f32 s2 , s2 , s2
  202. vsub.f32 s3 , s3 , s3
  203. .endm
  204. .macro KERNEL_F2X4
  205. fldmias XO! , { s12 - s15 }
  206. fldmias AO1!, { s8 - s9 }
  207. fldmias AO2!, { s4 - s5 }
  208. fldmias AO1!, { s10 - s11 }
  209. fldmias AO2!, { s6 - s7 }
  210. vmla.f32 s2 , s12 , s8
  211. vmla.f32 s3 , s12 , s4
  212. vmla.f32 s2 , s13 , s9
  213. vmla.f32 s3 , s13 , s5
  214. vmla.f32 s2 , s14, s10
  215. vmla.f32 s3 , s14, s6
  216. vmla.f32 s2 , s15, s11
  217. vmla.f32 s3 , s15, s7
  218. .endm
  219. .macro KERNEL_F2X1
  220. fldmias XO! , { s1 }
  221. fldmias AO1!, { s8 }
  222. fldmias AO2!, { s4 }
  223. vmla.f32 s2 , s1 , s8
  224. vmla.f32 s3 , s1 , s4
  225. .endm
  226. .macro SAVE_F2
  227. fldmias YO, { s4 - s5 }
  228. vmla.f32 s4, s0, s2
  229. vmla.f32 s5, s0, s3
  230. fstmias YO!, { s4 - s5 }
  231. .endm
  232. .macro INIT_F1
  233. vsub.f32 s2 , s2 , s2
  234. .endm
  235. .macro KERNEL_F1X4
  236. fldmias XO! , { s12 - s15 }
  237. fldmias AO1!, { s8 - s9 }
  238. fldmias AO1!, { s10 - s11 }
  239. vmla.f32 s2 , s12 , s8
  240. vmla.f32 s2 , s13 , s9
  241. vmla.f32 s2 , s14, s10
  242. vmla.f32 s2 , s15, s11
  243. .endm
  244. .macro KERNEL_F1X1
  245. fldmias XO! , { s1 }
  246. fldmias AO1!, { s8 }
  247. vmla.f32 s2 , s1 , s8
  248. .endm
  249. .macro SAVE_F1
  250. fldmias YO, { s4 }
  251. vmla.f32 s4, s0, s2
  252. fstmias YO!, { s4 }
  253. .endm
  254. .macro INIT_S2
  255. vsub.f32 s2 , s2 , s2
  256. vsub.f32 s3 , s3 , s3
  257. .endm
  258. .macro KERNEL_S2X4
  259. fldmias XO , { s12 }
  260. add XO, XO, INC_X
  261. fldmias AO1!, { s8 - s9 }
  262. fldmias AO2!, { s4 - s5 }
  263. fldmias XO , { s13 }
  264. add XO, XO, INC_X
  265. fldmias AO1!, { s10 - s11 }
  266. fldmias AO2!, { s6 - s7 }
  267. fldmias XO , { s14 }
  268. add XO, XO, INC_X
  269. fldmias XO , { s15 }
  270. add XO, XO, INC_X
  271. vmla.f32 s2 , s12 , s8
  272. vmla.f32 s3 , s12 , s4
  273. vmla.f32 s2 , s13 , s9
  274. vmla.f32 s3 , s13 , s5
  275. vmla.f32 s2 , s14, s10
  276. vmla.f32 s3 , s14, s6
  277. vmla.f32 s2 , s15, s11
  278. vmla.f32 s3 , s15, s7
  279. .endm
  280. .macro KERNEL_S2X1
  281. fldmias XO , { s1 }
  282. fldmias AO1!, { s8 }
  283. fldmias AO2!, { s4 }
  284. vmla.f32 s2 , s1 , s8
  285. add XO, XO, INC_X
  286. vmla.f32 s3 , s1 , s4
  287. .endm
  288. .macro SAVE_S2
  289. fldmias YO, { s4 }
  290. vmla.f32 s4, s0, s2
  291. fstmias YO, { s4 }
  292. add YO, YO, INC_Y
  293. fldmias YO, { s5 }
  294. vmla.f32 s5, s0, s3
  295. fstmias YO, { s5 }
  296. add YO, YO, INC_Y
  297. .endm
  298. .macro INIT_S1
  299. vsub.f32 s2 , s2 , s2
  300. .endm
  301. .macro KERNEL_S1X4
  302. fldmias XO , { s12 }
  303. add XO, XO, INC_X
  304. pld [ AO1 , #A_PRE ]
  305. fldmias AO1!, { s8 - s9 }
  306. fldmias XO , { s13 }
  307. add XO, XO, INC_X
  308. fldmias AO1!, { s10 - s11 }
  309. fldmias XO , { s14 }
  310. add XO, XO, INC_X
  311. fldmias XO , { s15 }
  312. add XO, XO, INC_X
  313. vmla.f32 s2 , s12 , s8
  314. vmla.f32 s2 , s13 , s9
  315. vmla.f32 s2 , s14, s10
  316. vmla.f32 s2 , s15, s11
  317. .endm
  318. .macro KERNEL_S1X1
  319. fldmias XO , { s1 }
  320. fldmias AO1!, { s8 }
  321. vmla.f32 s2 , s1 , s8
  322. add XO, XO, INC_X
  323. .endm
  324. .macro SAVE_S1
  325. fldmias YO, { s4 }
  326. vmla.f32 s4, s0, s2
  327. fstmias YO, { s4 }
  328. add YO, YO, INC_Y
  329. .endm
  330. #endif
  331. /**************************************************************************************
  332. * End of macro definitions
  333. **************************************************************************************/
  334. PROLOGUE
  335. .align 5
  336. push {r4 - r9 , fp}
  337. add fp, sp, #28
  338. sub sp, sp, #STACKSIZE // reserve stack
  339. sub r12, fp, #192
  340. #if defined(DOUBLE)
  341. vstm r12, { d8 - d15 } // store floating point registers
  342. #else
  343. vstm r12, { s8 - s15 } // store floating point registers
  344. #endif
  345. cmp M, #0
  346. ble gemvt_kernel_L999
  347. cmp OLD_N, #0
  348. ble gemvt_kernel_L999
  349. str OLD_A, A
  350. str OLD_N, N
  351. ldr INC_X , OLD_INC_X
  352. ldr INC_Y , OLD_INC_Y
  353. cmp INC_X, #0
  354. beq gemvt_kernel_L999
  355. cmp INC_Y, #0
  356. beq gemvt_kernel_L999
  357. ldr LDA, OLD_LDA
  358. #if defined(DOUBLE)
  359. lsl LDA, LDA, #3 // LDA * SIZE
  360. #else
  361. lsl LDA, LDA, #2 // LDA * SIZE
  362. #endif
  363. cmp INC_X, #1
  364. bne gemvt_kernel_S2_BEGIN
  365. cmp INC_Y, #1
  366. bne gemvt_kernel_S2_BEGIN
  367. gemvt_kernel_F2_BEGIN:
  368. ldr YO , Y
  369. ldr J, N
  370. asrs J, J, #1 // J = N / 2
  371. ble gemvt_kernel_F1_BEGIN
  372. gemvt_kernel_F2X4:
  373. ldr AO1, A
  374. add AO2, AO1, LDA
  375. add r3 , AO2, LDA
  376. str r3 , A
  377. ldr XO , X
  378. INIT_F2
  379. asrs I, M, #2 // I = M / 4
  380. ble gemvt_kernel_F2X1
  381. gemvt_kernel_F2X4_10:
  382. KERNEL_F2X4
  383. subs I, I, #1
  384. bne gemvt_kernel_F2X4_10
  385. gemvt_kernel_F2X1:
  386. ands I, M , #3
  387. ble gemvt_kernel_F2_END
  388. gemvt_kernel_F2X1_10:
  389. KERNEL_F2X1
  390. subs I, I, #1
  391. bne gemvt_kernel_F2X1_10
  392. gemvt_kernel_F2_END:
  393. SAVE_F2
  394. subs J , J , #1
  395. bne gemvt_kernel_F2X4
  396. gemvt_kernel_F1_BEGIN:
  397. ldr J, N
  398. ands J, J, #1
  399. ble gemvt_kernel_L999
  400. gemvt_kernel_F1X4:
  401. ldr AO1, A
  402. ldr XO , X
  403. INIT_F1
  404. asrs I, M, #2 // I = M / 4
  405. ble gemvt_kernel_F1X1
  406. gemvt_kernel_F1X4_10:
  407. KERNEL_F1X4
  408. subs I, I, #1
  409. bne gemvt_kernel_F1X4_10
  410. gemvt_kernel_F1X1:
  411. ands I, M , #3
  412. ble gemvt_kernel_F1_END
  413. gemvt_kernel_F1X1_10:
  414. KERNEL_F1X1
  415. subs I, I, #1
  416. bne gemvt_kernel_F1X1_10
  417. gemvt_kernel_F1_END:
  418. SAVE_F1
  419. b gemvt_kernel_L999
  420. /*************************************************************************************************************/
  421. gemvt_kernel_S2_BEGIN:
  422. #if defined(DOUBLE)
  423. lsl INC_X, INC_X, #3 // INC_X * SIZE
  424. lsl INC_Y, INC_Y, #3 // INC_Y * SIZE
  425. #else
  426. lsl INC_X, INC_X, #2 // INC_X * SIZE
  427. lsl INC_Y, INC_Y, #2 // INC_Y * SIZE
  428. #endif
  429. ldr YO , Y
  430. ldr J, N
  431. asrs J, J, #1 // J = N / 2
  432. ble gemvt_kernel_S1_BEGIN
  433. gemvt_kernel_S2X4:
  434. ldr AO1, A
  435. add AO2, AO1, LDA
  436. add r3 , AO2, LDA
  437. str r3 , A
  438. ldr XO , X
  439. INIT_S2
  440. asrs I, M, #2 // I = M / 4
  441. ble gemvt_kernel_S2X1
  442. gemvt_kernel_S2X4_10:
  443. KERNEL_S2X4
  444. subs I, I, #1
  445. bne gemvt_kernel_S2X4_10
  446. gemvt_kernel_S2X1:
  447. ands I, M , #3
  448. ble gemvt_kernel_S2_END
  449. gemvt_kernel_S2X1_10:
  450. KERNEL_S2X1
  451. subs I, I, #1
  452. bne gemvt_kernel_S2X1_10
  453. gemvt_kernel_S2_END:
  454. SAVE_S2
  455. subs J , J , #1
  456. bne gemvt_kernel_S2X4
  457. gemvt_kernel_S1_BEGIN:
  458. ldr J, N
  459. ands J, J, #1
  460. ble gemvt_kernel_L999
  461. gemvt_kernel_S1X4:
  462. ldr AO1, A
  463. ldr XO , X
  464. INIT_S1
  465. asrs I, M, #2 // I = M / 4
  466. ble gemvt_kernel_S1X1
  467. gemvt_kernel_S1X4_10:
  468. KERNEL_S1X4
  469. subs I, I, #1
  470. bne gemvt_kernel_S1X4_10
  471. gemvt_kernel_S1X1:
  472. ands I, M , #3
  473. ble gemvt_kernel_S1_END
  474. gemvt_kernel_S1X1_10:
  475. KERNEL_S1X1
  476. subs I, I, #1
  477. bne gemvt_kernel_S1X1_10
  478. gemvt_kernel_S1_END:
  479. SAVE_S1
  480. /*************************************************************************************************************/
  481. gemvt_kernel_L999:
  482. sub r3, fp, #192
  483. #if defined(DOUBLE)
  484. vldm r3, { d8 - d15 } // restore floating point registers
  485. #else
  486. vldm r3, { s8 - s15 } // restore floating point registers
  487. #endif
  488. mov r0, #0 // set return value
  489. sub sp, fp, #28
  490. pop {r4 -r9 ,fp}
  491. bx lr
  492. EPILOGUE