|
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917 |
- /*********************************************************************/
- /* Copyright 2009, 2010 The University of Texas at Austin. */
- /* All rights reserved. */
- /* */
- /* Redistribution and use in source and binary forms, with or */
- /* without modification, are permitted provided that the following */
- /* conditions are met: */
- /* */
- /* 1. Redistributions of source code must retain the above */
- /* copyright notice, this list of conditions and the following */
- /* disclaimer. */
- /* */
- /* 2. Redistributions in binary form must reproduce the above */
- /* copyright notice, this list of conditions and the following */
- /* disclaimer in the documentation and/or other materials */
- /* provided with the distribution. */
- /* */
- /* THIS SOFTWARE IS PROVIDED BY THE UNIVERSITY OF TEXAS AT */
- /* AUSTIN ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, */
- /* INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */
- /* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE */
- /* DISCLAIMED. IN NO EVENT SHALL THE UNIVERSITY OF TEXAS AT */
- /* AUSTIN OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, */
- /* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES */
- /* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE */
- /* GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR */
- /* BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF */
- /* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT */
- /* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT */
- /* OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE */
- /* POSSIBILITY OF SUCH DAMAGE. */
- /* */
- /* The views and conclusions contained in the software and */
- /* documentation are those of the authors and should not be */
- /* interpreted as representing official policies, either expressed */
- /* or implied, of The University of Texas at Austin. */
- /*********************************************************************/
-
- #define ASSEMBLER
- #include "common.h"
-
- #define M %i0
- #define N %i1
- #define K %i2
- #define A %i5
- #define B %i3
- #define C %i4
-
- #define LDC %o0
- #define AO %o1
- #define BO %o2
- #define I %o3
- #define J %o4
- #define L %o5
-
- #define C1 %l0
- #define C2 %l1
-
- #define OFFSET %l2
- #define KK %l3
- #define TEMP1 %l4
- #define TEMP2 %l5
-
- #ifdef DOUBLE
- #define c01 %f0
- #define c02 %f2
- #define c03 %f4
- #define c04 %f6
- #define c05 %f8
- #define c06 %f10
- #define c07 %f12
- #define c08 %f14
- #define c09 %f16
- #define c10 %f18
- #define c11 %f20
- #define c12 %f22
- #define c13 %f24
- #define c14 %f26
- #define c15 %f28
- #define c16 %f30
-
- #define t1 %f32
- #define t2 %f34
- #define t3 %f36
- #define t4 %f38
-
- #define a1 %f40
- #define a2 %f42
- #define a3 %f44
- #define a4 %f46
- #define a5 %f62
-
- #define b1 %f48
- #define b2 %f50
- #define b3 %f52
- #define b4 %f54
- #define b5 %f56
-
- #define FZERO %f58
- #define ALPHA_R %f60
- #define ALPHA_I %f62
-
- #else
- #define c01 %f0
- #define c02 %f1
- #define c03 %f2
- #define c04 %f3
- #define c05 %f4
- #define c06 %f5
- #define c07 %f6
- #define c08 %f7
- #define c09 %f8
- #define c10 %f9
- #define c11 %f10
- #define c12 %f11
- #define c13 %f12
- #define c14 %f13
- #define c15 %f14
- #define c16 %f15
-
- #define t1 %f16
- #define t2 %f17
- #define t3 %f18
- #define t4 %f19
-
- #define a1 %f20
- #define a2 %f21
- #define a3 %f22
- #define a4 %f23
- #define a5 %f31
-
- #define b1 %f24
- #define b2 %f25
- #define b3 %f26
- #define b4 %f27
- #define b5 %f28
-
- #define FZERO %f29
- #define ALPHA_R %f30
- #define ALPHA_I %f31
- #endif
-
- #if defined(NN) || defined(NT) || defined(TN) || defined(TT)
- #define FADD1 FADD
- #define FADD2 FADD
- #define FADD3 FADD
- #define FADD4 FSUB
- #elif defined(NR) || defined(NC) || defined(TR) || defined(TC)
- #define FADD1 FADD
- #define FADD2 FADD
- #define FADD3 FSUB
- #define FADD4 FADD
- #elif defined(RN) || defined(RT) || defined(CN) || defined(CT)
- #define FADD1 FADD
- #define FADD2 FSUB
- #define FADD3 FADD
- #define FADD4 FADD
- #else
- #define FADD1 FADD
- #define FADD2 FSUB
- #define FADD3 FSUB
- #define FADD4 FSUB
- #endif
-
-
- #define APREFETCHSIZE 40
- #define BPREFETCHSIZE 40
-
- #define APREFETCH_CATEGORY 0
- #define BPREFETCH_CATEGORY 0
-
- PROLOGUE
- SAVESP
-
- #ifndef __64BIT__
- #ifdef DOUBLE
- #define STACK_ALPHA [%sp + STACK_START + 24]
- #else
- #define STACK_ALPHA [%sp + STACK_START + 20]
- #endif
- #else
- #define STACK_ALPHA [%sp + STACK_START + 40]
- #endif
-
- #ifndef __64BIT__
- #ifdef DOUBLE
- st %i3, [%sp + STACK_START + 16]
- st %i4, [%sp + STACK_START + 20]
- st %i5, [%sp + STACK_START + 24]
-
- ld [%sp + STACK_START + 32], A
- ld [%sp + STACK_START + 36], B
- ld [%sp + STACK_START + 40], C
- ld [%sp + STACK_START + 44], LDC
- #ifdef TRMMKERNEL
- ld [%sp + STACK_START + 48], OFFSET
- #endif
- ldd [%sp + STACK_START + 16], ALPHA_R
- ldd [%sp + STACK_START + 24], ALPHA_I
- #else
- st %i3, [%sp + STACK_START + 16]
- st %i4, [%sp + STACK_START + 20]
-
- ld [%sp + STACK_START + 28], B
- ld [%sp + STACK_START + 32], C
- ld [%sp + STACK_START + 36], LDC
- #ifdef TRMMKERNEL
- ld [%sp + STACK_START + 40], OFFSET
- #endif
- ld [%sp + STACK_START + 16], ALPHA_R
- ld [%sp + STACK_START + 20], ALPHA_I
- #endif
- #else
-
- #ifdef DOUBLE
- FMOV %f6, ALPHA_R
- FMOV %f8, ALPHA_I
- STF %f8, STACK_ALPHA
- #else
- FMOV %f7, ALPHA_R
- FMOV %f9, ALPHA_I
- STF %f9, STACK_ALPHA
- #endif
-
- ldx [%sp+ STACK_START + 56], B
- nop
- ldx [%sp+ STACK_START + 64], C
- nop
- ldx [%sp+ STACK_START + 72], LDC
- #ifdef TRMMKERNEL
- ldx [%sp+ STACK_START + 80], OFFSET
- #endif
-
- LDF [%sp + STACK_START + 32], FZERO
- #endif
-
- #ifdef DOUBLE
- FCLR(27)
- #else
- FCLR(29)
- #endif
-
- #if defined(TRMMKERNEL) && !defined(LEFT)
- neg OFFSET, KK
- #endif
-
- sra N, 1, J
- cmp J, 0
- ble,pn %icc, .LL100
- sll LDC, ZBASE_SHIFT, LDC
-
- .LL11:
- sra M, 1, I
- FMOV FZERO, t1
- add C, LDC, C2
- FMOV FZERO, t2
-
- mov C, C1
- FMOV FZERO, t3
- cmp I, 0
-
- #if defined(TRMMKERNEL) && defined(LEFT)
- mov OFFSET, KK
- #endif
-
- mov A, AO
- add C2, LDC, C
- nop
- ble,pn %icc, .LL50
- FMOV FZERO, t4
-
-
- .LL21:
- #if !defined(TRMMKERNEL)
- sra K, 2, L
- FMOV FZERO, c01
- cmp L, 0
- FMOV FZERO, c02
-
- LDF [AO + 0 * SIZE], a1
- FMOV FZERO, c03
- LDF [B + 0 * SIZE], b1
- FMOV FZERO, c04
-
- LDF [AO + 1 * SIZE], a2
- FMOV FZERO, c05
- LDF [B + 1 * SIZE], b2
- FMOV FZERO, c06
-
- LDF [AO + 2 * SIZE], a3
- FMOV FZERO, c07
- LDF [B + 2 * SIZE], b3
- FMOV FZERO, c08
-
- LDF [AO + 3 * SIZE], a4
- FMOV FZERO, c09
- LDF [B + 3 * SIZE], b4
- FMOV FZERO, c10
-
- LDF [B + 4 * SIZE], b5
- FMOV FZERO, c11
- LDF [AO + 4 * SIZE], a5
- FMOV FZERO, c12
-
- prefetch [C1 + 3 * SIZE], 3
- FMOV FZERO, c13
- prefetch [C2 + 3 * SIZE], 3
- FMOV FZERO, c14
- mov B, BO
-
- #else
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov B, BO
- #else
- sll KK, 1 + ZBASE_SHIFT, TEMP1
-
- add AO, TEMP1, AO
- add B, TEMP1, BO
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub K, KK, L
- #elif defined(LEFT)
- add KK, 2, L
- #else
- add KK, 2, L
- #endif
- sra L, 2, L
- cmp L, 0
-
- FMOV FZERO, c01
- FMOV FZERO, c02
-
- LDF [AO + 0 * SIZE], a1
- FMOV FZERO, c03
- LDF [BO + 0 * SIZE], b1
- FMOV FZERO, c04
-
- LDF [AO + 1 * SIZE], a2
- FMOV FZERO, c05
- LDF [BO + 1 * SIZE], b2
- FMOV FZERO, c06
-
- LDF [AO + 2 * SIZE], a3
- FMOV FZERO, c07
- LDF [BO + 2 * SIZE], b3
- FMOV FZERO, c08
-
- LDF [AO + 3 * SIZE], a4
- FMOV FZERO, c09
- LDF [BO + 3 * SIZE], b4
- FMOV FZERO, c10
-
- LDF [BO + 4 * SIZE], b5
- FMOV FZERO, c11
- LDF [AO + 4 * SIZE], a5
- FMOV FZERO, c12
-
- prefetch [C1 + 3 * SIZE], 3
- FMOV FZERO, c13
- prefetch [C2 + 3 * SIZE], 3
- FMOV FZERO, c14
-
- #endif
- FMOV FZERO, c15
- ble,pn %icc, .LL25
- FMOV FZERO, c16
-
- .LL22:
- FADD2 c04, t1, c04
- prefetch [AO + APREFETCHSIZE * SIZE], APREFETCH_CATEGORY
- FMUL a1, b1, t1
- nop
-
- FADD4 c08, t2, c08
- prefetch [BO + BPREFETCHSIZE * SIZE], BPREFETCH_CATEGORY
- FMUL a1, b2, t2
- add AO, 16 * SIZE, AO
-
- FADD2 c12, t3, c12
- LDF [AO - 13 * SIZE], a4
- FMUL a1, b3, t3
- add BO, 16 * SIZE, BO
-
- FADD4 c16, t4, c16
- nop
- FMUL a1, b4, t4
- LDF [AO - 8 * SIZE], a1
-
- FADD1 c01, t1, c01
- nop
- FMUL a2, b1, t1
- nop
-
- FADD3 c05, t2, c05
- nop
- FMUL a2, b2, t2
- nop
-
- FADD1 c09, t3, c09
- nop
- FMUL a2, b3, t3
- nop
-
- FADD3 c13, t4, c13
- add L, -1, L
- FMUL a2, b4, t4
- LDF [AO - 11 * SIZE], a2
-
- FADD2 c02, t1, c02
- nop
- FMUL a3, b1, t1
- nop
-
- FADD4 c06, t2, c06
- nop
- FMUL a3, b2, t2
- nop
-
- FADD2 c10, t3, c10
- nop
- FMUL a3, b3, t3
- nop
-
- FADD4 c14, t4, c14
- nop
- FMUL a3, b4, t4
- LDF [AO - 10 * SIZE], a3
-
- FADD1 c03, t1, c03
- nop
- FMUL a4, b1, t1
- LDF [BO - 8 * SIZE], b1
-
- FADD3 c07, t2, c07
- nop
- FMUL a4, b2, t2
- LDF [BO - 11 * SIZE], b2
-
- FADD1 c11, t3, c11
- nop
- FMUL a4, b3, t3
- LDF [BO - 10 * SIZE], b3
-
- FADD3 c15, t4, c15
- nop
- FMUL a4, b4, t4
- LDF [BO - 9 * SIZE], b4
-
- FADD2 c04, t1, c04
- nop
- FMUL a5, b5, t1
- LDF [AO - 9 * SIZE], a4
-
- FADD4 c08, t2, c08
- nop
- FMUL a5, b2, t2
- nop
-
- FADD2 c12, t3, c12
- nop
- FMUL a5, b3, t3
- nop
-
- FADD4 c16, t4, c16
- nop
- FMUL a5, b4, t4
- LDF [AO - 4 * SIZE], a5
-
- FADD1 c01, t1, c01
- nop
- FMUL a2, b5, t1
- nop
-
- FADD3 c05, t2, c05
- nop
- FMUL a2, b2, t2
- nop
-
- FADD1 c09, t3, c09
- nop
- FMUL a2, b3, t3
- nop
-
- FADD3 c13, t4, c13
- nop
- FMUL a2, b4, t4
- LDF [AO - 7 * SIZE], a2
-
- FADD2 c02, t1, c02
- nop
- FMUL a3, b5, t1
- nop
-
- FADD4 c06, t2, c06
- nop
- FMUL a3, b2, t2
- nop
-
- FADD2 c10, t3, c10
- nop
- FMUL a3, b3, t3
- nop
-
- FADD4 c14, t4, c14
- nop
- FMUL a3, b4, t4
- LDF [AO - 6 * SIZE], a3
-
- FADD1 c03, t1, c03
- nop
- FMUL a4, b5, t1
- LDF [BO - 4 * SIZE], b5
-
- FADD3 c07, t2, c07
- nop
- FMUL a4, b2, t2
- LDF [BO - 7 * SIZE], b2
-
- FADD1 c11, t3, c11
- nop
- FMUL a4, b3, t3
- LDF [BO - 6 * SIZE], b3
-
- FADD3 c15, t4, c15
- nop
- FMUL a4, b4, t4
- LDF [BO - 5 * SIZE], b4
-
- FADD2 c04, t1, c04
- nop
- FMUL a1, b1, t1
- LDF [AO - 5 * SIZE], a4
-
- FADD4 c08, t2, c08
- nop
- FMUL a1, b2, t2
- nop
-
- FADD2 c12, t3, c12
- nop
- FMUL a1, b3, t3
- nop
-
- FADD4 c16, t4, c16
- nop
- FMUL a1, b4, t4
- LDF [AO - 0 * SIZE], a1
-
- FADD1 c01, t1, c01
- nop
- FMUL a2, b1, t1
- nop
-
- #ifdef DOUBLE
- prefetch [AO + (APREFETCHSIZE + 8) * SIZE], APREFETCH_CATEGORY
- #else
- nop
- #endif
- FADD3 c05, t2, c05
- nop
- FMUL a2, b2, t2
-
- FADD1 c09, t3, c09
- nop
- FMUL a2, b3, t3
- nop
-
- FADD3 c13, t4, c13
- nop
- FMUL a2, b4, t4
- nop
-
- FADD2 c02, t1, c02
- nop
- FMUL a3, b1, t1
- LDF [AO - 3 * SIZE], a2
-
- FADD4 c06, t2, c06
- #ifdef DOUBLE
- prefetch [BO + (BPREFETCHSIZE + 8) * SIZE], BPREFETCH_CATEGORY
- #else
- nop
- #endif
- FMUL a3, b2, t2
- nop
-
- FADD2 c10, t3, c10
- nop
- FMUL a3, b3, t3
- nop
-
- FADD4 c14, t4, c14
- nop
- FMUL a3, b4, t4
- LDF [AO - 2 * SIZE], a3
-
- FADD1 c03, t1, c03
- nop
- FMUL a4, b1, t1
- LDF [BO - 0 * SIZE], b1
-
- FADD3 c07, t2, c07
- nop
- FMUL a4, b2, t2
- LDF [BO - 3 * SIZE], b2
-
- FADD1 c11, t3, c11
- nop
- FMUL a4, b3, t3
- LDF [BO - 2 * SIZE], b3
-
- FADD3 c15, t4, c15
- nop
- FMUL a4, b4, t4
- LDF [BO - 1 * SIZE], b4
-
- FADD2 c04, t1, c04
- nop
- FMUL a5, b5, t1
- LDF [AO - 1 * SIZE], a4
-
- FADD4 c08, t2, c08
- FMUL a5, b2, t2
- FADD2 c12, t3, c12
- FMUL a5, b3, t3
-
- FADD4 c16, t4, c16
- nop
- FMUL a5, b4, t4
- LDF [AO + 4 * SIZE], a5
-
- FADD1 c01, t1, c01
- nop
- FMUL a2, b5, t1
- nop
-
- FADD3 c05, t2, c05
- nop
- FMUL a2, b2, t2
- nop
-
- FADD1 c09, t3, c09
- nop
- FMUL a2, b3, t3
- nop
-
- FADD3 c13, t4, c13
- nop
- FMUL a2, b4, t4
- LDF [AO + 1 * SIZE], a2
-
- FADD2 c02, t1, c02
- nop
- FMUL a3, b5, t1
- nop
-
- FADD4 c06, t2, c06
- nop
- FMUL a3, b2, t2
- nop
-
- FADD2 c10, t3, c10
- nop
- FMUL a3, b3, t3
- nop
-
- FADD4 c14, t4, c14
- nop
- FMUL a3, b4, t4
- LDF [AO + 2 * SIZE], a3
-
- FADD1 c03, t1, c03
- cmp L, 0
- FMUL a4, b5, t1
- LDF [BO + 4 * SIZE], b5
-
- FADD3 c07, t2, c07
- nop
- FMUL a4, b2, t2
- LDF [BO + 1 * SIZE], b2
-
- FADD1 c11, t3, c11
- nop
- FMUL a4, b3, t3
- LDF [BO + 2 * SIZE], b3
-
- FADD3 c15, t4, c15
- FMUL a4, b4, t4
- bg,pt %icc, .LL22
- LDF [BO + 3 * SIZE], b4
-
- .LL25:
- #ifndef TRMMKERNEL
- and K, 3, L
- #else
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub K, KK, L
- #elif defined(LEFT)
- add KK, 2, L
- #else
- add KK, 2, L
- #endif
- and L, 3, L
- #endif
- cmp L, 0
- ble,pn %icc, .LL29
- LDF STACK_ALPHA, ALPHA_I
-
- .LL26:
- FADD2 c04, t1, c04
- LDF [AO + 3 * SIZE], a4
- FMUL a1, b1, t1
- add AO, 4 * SIZE, AO
-
- FADD4 c08, t2, c08
- add BO, 4 * SIZE, BO
- FMUL a1, b2, t2
- add L, -1, L
-
- FADD2 c12, t3, c12
- nop
- FMUL a1, b3, t3
- cmp L, 0
-
- FADD4 c16, t4, c16
- nop
- FMUL a1, b4, t4
- LDF [AO + 0 * SIZE], a1
-
- FADD1 c01, t1, c01
- nop
- FMUL a2, b1, t1
- nop
-
- FADD3 c05, t2, c05
- nop
- FMUL a2, b2, t2
- nop
-
- FADD1 c09, t3, c09
- nop
- FMUL a2, b3, t3
- nop
-
- FADD3 c13, t4, c13
- nop
- FMUL a2, b4, t4
- LDF [AO + 1 * SIZE], a2
-
- FADD2 c02, t1, c02
- nop
- FMUL a3, b1, t1
- nop
-
- FADD4 c06, t2, c06
- nop
- FMUL a3, b2, t2
- nop
-
- FADD2 c10, t3, c10
- nop
- FMUL a3, b3, t3
- nop
-
- FADD4 c14, t4, c14
- nop
- FMUL a3, b4, t4
- LDF [AO + 2 * SIZE], a3
-
- FADD1 c03, t1, c03
- nop
- FMUL a4, b1, t1
- LDF [BO + 0 * SIZE], b1
-
- FADD3 c07, t2, c07
- nop
- FMUL a4, b2, t2
- LDF [BO + 1 * SIZE], b2
-
- FADD1 c11, t3, c11
- nop
- FMUL a4, b3, t3
- LDF [BO + 2 * SIZE], b3
-
- FADD3 c15, t4, c15
- FMUL a4, b4, t4
- bg,pt %icc, .LL26
- LDF [BO + 3 * SIZE], b4
-
- .LL29:
- #ifndef TRMMKERNEL
- FADD2 c04, t1, c04
- LDF [C1 + 0 * SIZE], a1
- FADD4 c08, t2, c08
- LDF [C1 + 1 * SIZE], a2
- FADD2 c12, t3, c12
- LDF [C1 + 2 * SIZE], a3
- FADD4 c16, t4, c16
- LDF [C1 + 3 * SIZE], a4
-
- FADD c01, c06, c01
- LDF [C2 + 0 * SIZE], b1
- FADD c02, c05, c02
- LDF [C2 + 1 * SIZE], b2
- FADD c03, c08, c03
- LDF [C2 + 2 * SIZE], b3
- FADD c04, c07, c04
- LDF [C2 + 3 * SIZE], b4
-
- FADD c09, c14, c09
- FMUL ALPHA_R, c01, t1
- FADD c10, c13, c10
- FMUL ALPHA_R, c02, t2
- FADD c11, c16, c11
- FMUL ALPHA_R, c03, t3
- FADD c12, c15, c12
- FMUL ALPHA_R, c04, t4
-
- FADD a1, t1, a1
- FMUL ALPHA_I, c02, t1
- FADD a2, t2, a2
- FMUL ALPHA_I, c01, t2
- FADD a3, t3, a3
- FMUL ALPHA_I, c04, t3
- FADD a4, t4, a4
- FMUL ALPHA_I, c03, t4
-
- FSUB a1, t1, a1
- FMUL ALPHA_R, c09, t1
- FADD a2, t2, a2
- FMUL ALPHA_R, c10, t2
- FSUB a3, t3, a3
- FMUL ALPHA_R, c11, t3
- FADD a4, t4, a4
- FMUL ALPHA_R, c12, t4
-
- FADD b1, t1, b1
- FMUL ALPHA_I, c10, t1
- FADD b2, t2, b2
- FMUL ALPHA_I, c09, t2
- FADD b3, t3, b3
- FMUL ALPHA_I, c12, t3
- FADD b4, t4, b4
- FMUL ALPHA_I, c11, t4
-
- STF a1, [C1 + 0 * SIZE]
- FSUB b1, t1, b1
- STF a2, [C1 + 1 * SIZE]
- FADD b2, t2, b2
- STF a3, [C1 + 2 * SIZE]
- FSUB b3, t3, b3
- STF a4, [C1 + 3 * SIZE]
- FADD b4, t4, b4
-
- STF b1, [C2 + 0 * SIZE]
- FMOV FZERO, t1
- STF b2, [C2 + 1 * SIZE]
- FMOV FZERO, t2
- STF b3, [C2 + 2 * SIZE]
- FMOV FZERO, t3
- STF b4, [C2 + 3 * SIZE]
- FMOV FZERO, t4
- #else
- FADD2 c04, t1, c04
- FADD4 c08, t2, c08
- FADD2 c12, t3, c12
- FADD4 c16, t4, c16
-
- FADD c01, c06, c01
- FADD c02, c05, c02
- FADD c03, c08, c03
- FADD c04, c07, c04
-
- STF c01, [C1 + 0 * SIZE]
- FADD c09, c14, c09
- STF c02, [C1 + 1 * SIZE]
- FADD c10, c13, c10
- STF c03, [C1 + 2 * SIZE]
- FADD c11, c16, c11
- STF c04, [C1 + 3 * SIZE]
- FADD c12, c15, c12
-
- STF c09, [C2 + 0 * SIZE]
- FMOV FZERO, t1
- STF c10, [C2 + 1 * SIZE]
- FMOV FZERO, t2
- STF c11, [C2 + 2 * SIZE]
- FMOV FZERO, t3
- STF c12, [C2 + 3 * SIZE]
- FMOV FZERO, t4
- #endif
-
- add C1, 4 * SIZE, C1
- add C2, 4 * SIZE, C2
-
- #ifdef TRMMKERNEL
- #if ( defined(LEFT) && defined(TRANSA)) || \
- (!defined(LEFT) && !defined(TRANSA))
- sub K, KK, TEMP1
- #ifdef LEFT
- add TEMP1, -2, TEMP1
- #else
- add TEMP1, -2, TEMP1
- #endif
- sll TEMP1, 1 + ZBASE_SHIFT, TEMP1
-
- add AO, TEMP1, AO
- add BO, TEMP1, BO
- #endif
-
- #ifdef LEFT
- add KK, 2, KK
- #endif
- #endif
-
- add I, -1, I
- cmp I, 0
-
- bg,pt %icc, .LL21
- FMOV FZERO, c01
-
- .LL50:
- and M, 1, I
- FMOV FZERO, c02
- cmp I, 0
- FMOV FZERO, t1
- ble,pn %icc, .LL99
- FMOV FZERO, c04
-
-
- #if !defined(TRMMKERNEL)
- LDF [AO + 0 * SIZE], a1
- sra K, 2, L
- FMOV FZERO, t2
- LDF [B + 0 * SIZE], b1
- mov B, BO
- FMOV FZERO, c06
- LDF [AO + 1 * SIZE], a2
- cmp L, 0
- FMOV FZERO, t3
- LDF [B + 1 * SIZE], b2
- FMOV FZERO, c08
- LDF [AO + 2 * SIZE], a3
- FMOV FZERO, t4
- LDF [B + 2 * SIZE], b3
- FMOV FZERO, c01
- LDF [AO + 3 * SIZE], a4
- FMOV FZERO, c03
- LDF [B + 3 * SIZE], b4
- FMOV FZERO, c05
- #else
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov B, BO
- #else
- sll KK, 0 + ZBASE_SHIFT, TEMP1
- sll KK, 1 + ZBASE_SHIFT, TEMP2
-
- add AO, TEMP1, AO
- add B, TEMP2, BO
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub K, KK, L
- #elif defined(LEFT)
- add KK, 1, L
- #else
- add KK, 2, L
- #endif
- sra L, 2, L
- cmp L, 0
-
- LDF [AO + 0 * SIZE], a1
- FMOV FZERO, t2
- LDF [BO + 0 * SIZE], b1
- FMOV FZERO, c06
- LDF [AO + 1 * SIZE], a2
- FMOV FZERO, t3
- LDF [BO + 1 * SIZE], b2
- FMOV FZERO, c08
- LDF [AO + 2 * SIZE], a3
- FMOV FZERO, t4
- LDF [BO + 2 * SIZE], b3
- FMOV FZERO, c01
- LDF [AO + 3 * SIZE], a4
- FMOV FZERO, c03
- LDF [BO + 3 * SIZE], b4
- FMOV FZERO, c05
-
- #endif
- ble,pn %icc, .LL55
- FMOV FZERO, c07
-
- .LL52:
- FADD2 c02, t1, c02
- add AO, 8 * SIZE, AO
- prefetch [AO + APREFETCHSIZE * SIZE], 0
-
- FMUL a1, b1, t1
- add BO, 16 * SIZE, BO
-
- FADD4 c04, t2, c04
- add L, -1, L
- FMUL a1, b2, t2
-
- FADD2 c06, t3, c06
- cmp L, 0
- FMUL a1, b3, t3
-
- FADD4 c08, t4, c08
- FMUL a1, b4, t4
- LDF [AO - 4 * SIZE], a1
-
- FADD1 c01, t1, c01
- FMUL a2, b1, t1
- LDF [BO - 12 * SIZE], b1
- FADD3 c03, t2, c03
- FMUL a2, b2, t2
- LDF [BO - 11 * SIZE], b2
-
- FADD1 c05, t3, c05
- FMUL a2, b3, t3
- LDF [BO - 10 * SIZE], b3
- FADD3 c07, t4, c07
- FMUL a2, b4, t4
- LDF [BO - 9 * SIZE], b4
-
- FADD2 c02, t1, c02
- FMUL a3, b1, t1
- LDF [AO - 3 * SIZE], a2
- FADD4 c04, t2, c04
- FMUL a3, b2, t2
-
- FADD2 c06, t3, c06
- FMUL a3, b3, t3
- FADD4 c08, t4, c08
- FMUL a3, b4, t4
- LDF [AO - 2 * SIZE], a3
-
- FADD1 c01, t1, c01
- FMUL a4, b1, t1
- LDF [BO - 8 * SIZE], b1
- FADD3 c03, t2, c03
- FMUL a4, b2, t2
- LDF [BO - 7 * SIZE], b2
-
- FADD1 c05, t3, c05
- FMUL a4, b3, t3
- LDF [BO - 6 * SIZE], b3
- FADD3 c07, t4, c07
- FMUL a4, b4, t4
- LDF [BO - 5 * SIZE], b4
-
- FADD2 c02, t1, c02
- FMUL a1, b1, t1
- LDF [AO - 1 * SIZE], a4
- FADD4 c04, t2, c04
- FMUL a1, b2, t2
-
- FADD2 c06, t3, c06
- FMUL a1, b3, t3
- FADD4 c08, t4, c08
- FMUL a1, b4, t4
- LDF [AO + 0 * SIZE], a1
-
- FADD1 c01, t1, c01
- FMUL a2, b1, t1
- LDF [BO - 4 * SIZE], b1
-
- FADD3 c03, t2, c03
- FMUL a2, b2, t2
- LDF [BO - 3 * SIZE], b2
-
- FADD1 c05, t3, c05
- FMUL a2, b3, t3
- LDF [BO - 2 * SIZE], b3
- FADD3 c07, t4, c07
- FMUL a2, b4, t4
- LDF [BO - 1 * SIZE], b4
-
- FADD2 c02, t1, c02
- FMUL a3, b1, t1
- LDF [AO + 1 * SIZE], a2
- FADD4 c04, t2, c04
- FMUL a3, b2, t2
-
- FADD2 c06, t3, c06
- FMUL a3, b3, t3
- FADD4 c08, t4, c08
- FMUL a3, b4, t4
- LDF [AO + 2 * SIZE], a3
-
- FADD1 c01, t1, c01
- FMUL a4, b1, t1
- LDF [BO + 0 * SIZE], b1
- FADD3 c03, t2, c03
- FMUL a4, b2, t2
- LDF [BO + 1 * SIZE], b2
-
- FADD1 c05, t3, c05
- FMUL a4, b3, t3
- LDF [BO + 2 * SIZE], b3
- FADD3 c07, t4, c07
- FMUL a4, b4, t4
- LDF [BO + 3 * SIZE], b4
-
- bg,pt %icc, .LL52
- LDF [AO + 3 * SIZE], a4
-
- .LL55:
- #ifndef TRMMKERNEL
- and K, 3, L
- #else
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub K, KK, L
- #elif defined(LEFT)
- add KK, 1, L
- #else
- add KK, 2, L
- #endif
- and L, 3, L
- #endif
- cmp L, 0
- ble,a,pn %icc, .LL59
- nop
-
- .LL56:
- FADD2 c02, t1, c02
- add AO, 2 * SIZE, AO
- FMUL a1, b1, t1
- add L, -1, L
-
- add BO, 4 * SIZE, BO
- FADD4 c04, t2, c04
- cmp L, 0
- FMUL a1, b2, t2
-
- FADD2 c06, t3, c06
- FMUL a1, b3, t3
- FADD4 c08, t4, c08
- FMUL a1, b4, t4
- LDF [AO + 0 * SIZE], a1
-
- FADD1 c01, t1, c01
- FMUL a2, b1, t1
- LDF [BO + 0 * SIZE], b1
- FADD3 c03, t2, c03
- FMUL a2, b2, t2
- LDF [BO + 1 * SIZE], b2
-
- FADD1 c05, t3, c05
- FMUL a2, b3, t3
- LDF [BO + 2 * SIZE], b3
- FADD3 c07, t4, c07
- FMUL a2, b4, t4
- LDF [BO + 3 * SIZE], b4
-
- bg,pt %icc, .LL56
- LDF [AO + 1 * SIZE], a2
-
- .LL59:
- #ifndef TRMMKERNEL
- FADD2 c02, t1, c02
- LDF [C1 + 0 * SIZE], a1
- FADD4 c04, t2, c04
- LDF [C1 + 1 * SIZE], a2
- FADD2 c06, t3, c06
- LDF [C2 + 0 * SIZE], a3
- FADD4 c08, t4, c08
- LDF [C2 + 1 * SIZE], a4
-
- FADD c01, c04, c01
- FMUL ALPHA_R, c01, t1
- FADD c02, c03, c02
- FMUL ALPHA_R, c02, t2
- FADD c05, c08, c05
- FMUL ALPHA_R, c05, t3
- FADD c06, c07, c06
- FMUL ALPHA_R, c06, t4
-
- FADD a1, t1, a1
- FMUL ALPHA_I, c02, t1
- FADD a2, t2, a2
- FMUL ALPHA_I, c01, t2
- FADD a3, t3, a3
- FMUL ALPHA_I, c06, t3
- FADD a4, t4, a4
- FMUL ALPHA_I, c05, t4
-
- FSUB a1, t1, a1
- FADD a2, t2, a2
- FSUB a3, t3, a3
- FADD a4, t4, a4
-
- STF a1, [C1 + 0 * SIZE]
- FMOV FZERO, t1
- STF a2, [C1 + 1 * SIZE]
- FMOV FZERO, t2
- STF a3, [C2 + 0 * SIZE]
- FMOV FZERO, t3
- STF a4, [C2 + 1 * SIZE]
- FMOV FZERO, t4
- #else
- FADD2 c02, t1, c02
- FADD4 c04, t2, c04
- FADD2 c06, t3, c06
- FADD4 c08, t4, c08
-
- FADD c01, c04, c01
- FADD c02, c03, c02
- FADD c05, c08, c05
- FADD c06, c07, c06
-
- STF c01, [C1 + 0 * SIZE]
- FMOV FZERO, t1
- STF c02, [C1 + 1 * SIZE]
- FMOV FZERO, t2
- STF c05, [C2 + 0 * SIZE]
- FMOV FZERO, t3
- STF c06, [C2 + 1 * SIZE]
- FMOV FZERO, t4
- #endif
-
- add C1, 2 * SIZE, C1
- add C2, 2 * SIZE, C2
-
- #ifdef TRMMKERNEL
- #if ( defined(LEFT) && defined(TRANSA)) || \
- (!defined(LEFT) && !defined(TRANSA))
- sub K, KK, TEMP1
- #ifdef LEFT
- add TEMP1, -1, TEMP1
- #else
- add TEMP1, -2, TEMP1
- #endif
- sll TEMP1, 0 + ZBASE_SHIFT, TEMP2
- sll TEMP1, 1 + ZBASE_SHIFT, TEMP1
-
- add AO, TEMP2, AO
- add BO, TEMP1, BO
- #endif
-
- #ifdef LEFT
- add KK, 1, KK
- #endif
- #endif
-
- .LL99:
- add J, -1, J
- mov BO, B
- cmp J, 0
- bg,pt %icc, .LL11
- #if defined(TRMMKERNEL) && !defined(LEFT)
- add KK, 2, KK
- #else
- nop
- #endif
-
- .LL100:
- sra M, 1, I
- and N, 1, J
-
- cmp J, 0
- ble,pn %icc, .LL999
- mov A, AO
-
- mov C, C1
- add C, LDC, C
-
- #if defined(TRMMKERNEL) && defined(LEFT)
- mov OFFSET, KK
- #endif
-
- cmp I, 0
- ble,pn %icc, .LL150
- FMOV FZERO, c03
-
- .LL121:
- #if !defined(TRMMKERNEL)
- LDF [AO + 0 * SIZE], a1
- sra K, 2, L
- FMOV FZERO, t1
- LDF [B + 0 * SIZE], b1
- mov B, BO
- FMOV FZERO, c07
-
- LDF [AO + 1 * SIZE], a2
- cmp L, 0
- FMOV FZERO, t2
- LDF [B + 1 * SIZE], b2
- FMOV FZERO, c04
-
- LDF [AO + 2 * SIZE], a3
- FMOV FZERO, t3
- LDF [B + 2 * SIZE], b3
- FMOV FZERO, c08
-
- LDF [AO + 3 * SIZE], a4
- FMOV FZERO, t4
- LDF [B + 3 * SIZE], b4
- FMOV FZERO, c01
-
- prefetch [C1 + 3 * SIZE], 3
- FMOV FZERO, c05
- FMOV FZERO, c02
- #else
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov B, BO
- #else
- sll KK, 1 + ZBASE_SHIFT, TEMP1
- sll KK, 0 + ZBASE_SHIFT, TEMP2
-
- add AO, TEMP1, AO
- add B, TEMP2, BO
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub K, KK, L
- #elif defined(LEFT)
- add KK, 2, L
- #else
- add KK, 1, L
- #endif
- sra L, 2, L
- cmp L, 0
-
- LDF [AO + 0 * SIZE], a1
- FMOV FZERO, t1
- LDF [BO + 0 * SIZE], b1
- FMOV FZERO, c07
-
- LDF [AO + 1 * SIZE], a2
- FMOV FZERO, t2
- LDF [BO + 1 * SIZE], b2
- FMOV FZERO, c04
-
- LDF [AO + 2 * SIZE], a3
- FMOV FZERO, t3
- LDF [BO + 2 * SIZE], b3
- FMOV FZERO, c08
-
- LDF [AO + 3 * SIZE], a4
- FMOV FZERO, t4
- LDF [BO + 3 * SIZE], b4
- FMOV FZERO, c01
-
- prefetch [C1 + 3 * SIZE], 3
- FMOV FZERO, c05
- FMOV FZERO, c02
- #endif
-
- ble,pn %icc, .LL125
- FMOV FZERO, c06
-
- .LL122:
- FADD1 c03, t1, c03
- add L, -1, L
- FMUL a1, b1, t1
- prefetch [AO + APREFETCHSIZE * SIZE], 0
-
- FADD3 c07, t2, c07
- add BO, 8 * SIZE, BO
- FMUL a1, b2, t2
- LDF [AO + 4 * SIZE], a1
-
- FADD2 c04, t3, c04
- add AO, 16 * SIZE, AO
- FMUL a2, b1, t3
- cmp L, 0
-
- FADD4 c08, t4, c08
- nop
- FMUL a2, b2, t4
- LDF [AO - 11 * SIZE], a2
-
- FADD1 c01, t1, c01
- nop
- FMUL a3, b1, t1
- nop
-
- FADD3 c05, t2, c05
- nop
- FMUL a3, b2, t2
- LDF [AO - 10 * SIZE], a3
-
- FADD2 c02, t3, c02
- nop
- FMUL a4, b1, t3
- LDF [BO - 4 * SIZE], b1
-
- FADD4 c06, t4, c06
- nop
- FMUL a4, b2, t4
- LDF [BO - 3 * SIZE], b2
-
- FADD1 c03, t1, c03
- nop
- FMUL a1, b3, t1
- LDF [AO - 9 * SIZE], a4
-
- FADD3 c07, t2, c07
- nop
- FMUL a1, b4, t2
- LDF [AO - 8 * SIZE], a1
-
- FADD2 c04, t3, c04
- nop
- FMUL a2, b3, t3
- nop
-
- FADD4 c08, t4, c08
- nop
- FMUL a2, b4, t4
- LDF [AO - 7 * SIZE], a2
-
- FADD1 c01, t1, c01
- nop
- FMUL a3, b3, t1
- nop
-
- FADD3 c05, t2, c05
- nop
- FMUL a3, b4, t2
- LDF [AO - 6 * SIZE], a3
-
- FADD2 c02, t3, c02
- nop
- FMUL a4, b3, t3
- LDF [BO - 2 * SIZE], b3
-
- FADD4 c06, t4, c06
- nop
- FMUL a4, b4, t4
- LDF [BO - 1 * SIZE], b4
-
- FADD1 c03, t1, c03
- nop
- FMUL a1, b1, t1
- LDF [AO - 5 * SIZE], a4
-
- FADD3 c07, t2, c07
- nop
- FMUL a1, b2, t2
- LDF [AO - 4 * SIZE], a1
-
- FADD2 c04, t3, c04
- nop
- FMUL a2, b1, t3
- nop
-
- FADD4 c08, t4, c08
- nop
- FMUL a2, b2, t4
- LDF [AO - 3 * SIZE], a2
-
- FADD1 c01, t1, c01
- nop
- FMUL a3, b1, t1
- nop
-
- FADD3 c05, t2, c05
- nop
- FMUL a3, b2, t2
- LDF [AO - 2 * SIZE], a3
-
- FADD2 c02, t3, c02
- nop
- FMUL a4, b1, t3
- LDF [BO + 0 * SIZE], b1
-
- FADD4 c06, t4, c06
- nop
- FMUL a4, b2, t4
- LDF [BO + 1 * SIZE], b2
-
- FADD1 c03, t1, c03
- nop
- FMUL a1, b3, t1
- LDF [AO - 1 * SIZE], a4
-
- FADD3 c07, t2, c07
- nop
- FMUL a1, b4, t2
- LDF [AO + 0 * SIZE], a1
-
- FADD2 c04, t3, c04
- nop
- FMUL a2, b3, t3
- nop
-
- FADD4 c08, t4, c08
- nop
- FMUL a2, b4, t4
- LDF [AO + 1 * SIZE], a2
-
- FADD1 c01, t1, c01
- nop
- FMUL a3, b3, t1
- nop
-
- FADD3 c05, t2, c05
- nop
- FMUL a3, b4, t2
- LDF [AO + 2 * SIZE], a3
-
- FADD2 c02, t3, c02
- nop
- FMUL a4, b3, t3
- LDF [BO + 2 * SIZE], b3
-
- FADD4 c06, t4, c06
- FMUL a4, b4, t4
- LDF [AO + 3 * SIZE], a4
-
- bg,pt %icc, .LL122
- LDF [BO + 3 * SIZE], b4
-
- .LL125:
- #ifndef TRMMKERNEL
- and K, 3, L
- #else
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub K, KK, L
- #elif defined(LEFT)
- add KK, 2, L
- #else
- add KK, 1, L
- #endif
- and L, 3, L
- #endif
- cmp L, 0
- ble,a,pn %icc, .LL129
- nop
-
- .LL126:
- FADD1 c03, t1, c03
- add AO, 4 * SIZE, AO
- FMUL a1, b1, t1
- add BO, 2 * SIZE, BO
-
- FADD3 c07, t2, c07
- add L, -1, L
- FMUL a1, b2, t2
- LDF [AO + 0 * SIZE], a1
-
- FADD2 c04, t3, c04
- cmp L, 0
- FMUL a2, b1, t3
-
- FADD4 c08, t4, c08
- FMUL a2, b2, t4
- LDF [AO + 1 * SIZE], a2
-
- FADD1 c01, t1, c01
- FMUL a3, b1, t1
- FADD3 c05, t2, c05
- FMUL a3, b2, t2
- LDF [AO + 2 * SIZE], a3
-
- FADD2 c02, t3, c02
- FMUL a4, b1, t3
- LDF [BO + 0 * SIZE], b1
- FADD4 c06, t4, c06
- FMUL a4, b2, t4
- LDF [BO + 1 * SIZE], b2
- bg,pt %icc, .LL126
- LDF [AO + 3 * SIZE], a4
-
- .LL129:
- #ifndef TRMMKERNEL
- FADD1 c03, t1, c03
- LDF [C1 + 0 * SIZE], a1
- FADD3 c07, t2, c07
- LDF [C1 + 1 * SIZE], a2
- FADD2 c04, t3, c04
- LDF [C1 + 2 * SIZE], a3
- FADD4 c08, t4, c08
- LDF [C1 + 3 * SIZE], a4
-
- FADD c01, c06, c01
- FMUL ALPHA_R, c01, t1
- FADD c02, c05, c02
- FMUL ALPHA_R, c02, t2
- FADD c03, c08, c03
- FMUL ALPHA_R, c03, t3
- FADD c04, c07, c04
- FMUL ALPHA_R, c04, t4
-
- FADD a1, t1, a1
- FMUL ALPHA_I, c02, t1
- FADD a2, t2, a2
- FMUL ALPHA_I, c01, t2
- FADD a3, t3, a3
- FMUL ALPHA_I, c04, t3
- FADD a4, t4, a4
- FMUL ALPHA_I, c03, t4
-
- FSUB a1, t1, a1
- FADD a2, t2, a2
- FSUB a3, t3, a3
- FADD a4, t4, a4
-
- STF a1, [C1 + 0 * SIZE]
- FMOV FZERO, t1
- STF a2, [C1 + 1 * SIZE]
- FMOV FZERO, t2
- STF a3, [C1 + 2 * SIZE]
- FMOV FZERO, t3
- STF a4, [C1 + 3 * SIZE]
- FMOV FZERO, t4
- #else
- FADD1 c03, t1, c03
- FADD3 c07, t2, c07
- FADD2 c04, t3, c04
- FADD4 c08, t4, c08
-
- FADD c01, c06, c01
- FADD c02, c05, c02
- FADD c03, c08, c03
- FADD c04, c07, c04
-
- STF c01, [C1 + 0 * SIZE]
- FMOV FZERO, t1
- STF c02, [C1 + 1 * SIZE]
- FMOV FZERO, t2
- STF c03, [C1 + 2 * SIZE]
- FMOV FZERO, t3
- STF c04, [C1 + 3 * SIZE]
- FMOV FZERO, t4
- #endif
-
- add C1, 4 * SIZE, C1
-
- #ifdef TRMMKERNEL
- #if ( defined(LEFT) && defined(TRANSA)) || \
- (!defined(LEFT) && !defined(TRANSA))
- sub K, KK, TEMP1
- #ifdef LEFT
- add TEMP1, -2, TEMP1
- #else
- add TEMP1, -1, TEMP1
- #endif
-
- sll TEMP1, 1 + ZBASE_SHIFT, TEMP2
- sll TEMP1, 0 + ZBASE_SHIFT, TEMP1
-
- add AO, TEMP2, AO
- add BO, TEMP1, BO
- #endif
-
- #ifdef LEFT
- add KK, 2, KK
- #endif
- #endif
-
- add I, -1, I
- cmp I, 0
-
- bg,pt %icc, .LL121
- FMOV FZERO, c03
-
- .LL150:
- and M, 1, I
- cmp I, 0
- ble,pn %icc, .LL999
- nop
-
- #if !defined(TRMMKERNEL)
- LDF [AO + 0 * SIZE], a1
- sra K, 2, L
- FMOV FZERO, c01
-
- LDF [B + 0 * SIZE], b1
- mov B, BO
- FMOV FZERO, t1
-
- LDF [AO + 1 * SIZE], a2
- cmp L, 0
- FMOV FZERO, c02
- LDF [B + 1 * SIZE], b2
- FMOV FZERO, t2
-
- LDF [AO + 2 * SIZE], a3
- FMOV FZERO, c03
- LDF [B + 2 * SIZE], b3
- FMOV FZERO, t3
-
- LDF [AO + 3 * SIZE], a4
- FMOV FZERO, c04
- LDF [B + 3 * SIZE], b4
- FMOV FZERO, t4
- #else
- #if (defined(LEFT) && defined(TRANSA)) || (!defined(LEFT) && !defined(TRANSA))
- mov B, BO
- #else
- sll KK, 0 + ZBASE_SHIFT, TEMP1
- sll KK, 0 + ZBASE_SHIFT, TEMP2
-
- add AO, TEMP1, AO
- add B, TEMP2, BO
- #endif
-
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub K, KK, L
- #elif defined(LEFT)
- add KK, 1, L
- #else
- add KK, 1, L
- #endif
- sra L, 2, L
- cmp L, 0
-
- LDF [AO + 0 * SIZE], a1
- FMOV FZERO, c01
- LDF [BO + 0 * SIZE], b1
- FMOV FZERO, t1
-
- LDF [AO + 1 * SIZE], a2
- FMOV FZERO, c02
- LDF [BO + 1 * SIZE], b2
- FMOV FZERO, t2
-
- LDF [AO + 2 * SIZE], a3
- FMOV FZERO, c03
- LDF [BO + 2 * SIZE], b3
- FMOV FZERO, t3
-
- LDF [AO + 3 * SIZE], a4
- FMOV FZERO, c04
- LDF [BO + 3 * SIZE], b4
- FMOV FZERO, t4
- #endif
-
- ble,pn %icc, .LL155
- nop
-
- .LL152:
- FADD1 c01, t1, c01
- add L, -1, L
- FMUL a1, b1, t1
- prefetch [AO + APREFETCHSIZE * SIZE], 0
-
- FADD3 c02, t2, c02
- add BO, 8 * SIZE, BO
- FMUL a1, b2, t2
- LDF [AO + 4 * SIZE], a1
-
- FADD2 c03, t3, c03
- cmp L, 0
- FMUL a2, b1, t3
- LDF [BO - 4 * SIZE], b1
-
- FADD4 c04, t4, c04
- nop
- FMUL a2, b2, t4
- LDF [AO + 5 * SIZE], a2
-
- FADD1 c01, t1, c01
- nop
- FMUL a3, b3, t1
- LDF [BO - 3 * SIZE], b2
-
- FADD3 c02, t2, c02
- nop
- FMUL a3, b4, t2
- LDF [AO + 6 * SIZE], a3
-
- FADD2 c03, t3, c03
- nop
- FMUL a4, b3, t3
- LDF [BO - 2 * SIZE], b3
-
- FADD4 c04, t4, c04
- nop
- FMUL a4, b4, t4
- LDF [AO + 7 * SIZE], a4
-
- FADD1 c01, t1, c01
- nop
- FMUL a1, b1, t1
- LDF [BO - 1 * SIZE], b4
-
- FADD3 c02, t2, c02
- FMUL a1, b2, t2
- LDF [AO + 8 * SIZE], a1
-
- FADD2 c03, t3, c03
- FMUL a2, b1, t3
- LDF [BO + 0 * SIZE], b1
-
- FADD4 c04, t4, c04
- FMUL a2, b2, t4
- LDF [AO + 9 * SIZE], a2
-
- FADD1 c01, t1, c01
- FMUL a3, b3, t1
- LDF [BO + 1 * SIZE], b2
-
- FADD3 c02, t2, c02
- FMUL a3, b4, t2
- LDF [AO + 10 * SIZE], a3
-
- FADD2 c03, t3, c03
- FMUL a4, b3, t3
- LDF [BO + 2 * SIZE], b3
-
- FADD4 c04, t4, c04
- FMUL a4, b4, t4
- LDF [AO + 11 * SIZE], a4
-
- add AO, 8 * SIZE, AO
- bg,pt %icc, .LL152
- LDF [BO + 3 * SIZE], b4
-
- .LL155:
- #ifndef TRMMKERNEL
- and K, 3, L
- #else
- #if (defined(LEFT) && !defined(TRANSA)) || (!defined(LEFT) && defined(TRANSA))
- sub K, KK, L
- #elif defined(LEFT)
- add KK, 1, L
- #else
- add KK, 1, L
- #endif
- and L, 3, L
- #endif
- cmp L, 0
- ble,a,pn %icc, .LL159
- nop
-
- .LL156:
- FADD1 c01, t1, c01
- add AO, 2 * SIZE, AO
- FMUL a1, b1, t1
- add BO, 2 * SIZE, BO
- FADD3 c02, t2, c02
- add L, -1, L
- FMUL a1, b2, t2
- LDF [AO + 0 * SIZE], a1
- FADD2 c03, t3, c03
- FMUL a2, b1, t3
- LDF [BO + 0 * SIZE], b1
- cmp L, 0
- FADD4 c04, t4, c04
- FMUL a2, b2, t4
- LDF [BO + 1 * SIZE], b2
-
- bg,pt %icc, .LL156
- LDF [AO + 1 * SIZE], a2
-
- .LL159:
- #ifndef TRMMKERNEL
- FADD1 c01, t1, c01
- FADD3 c02, t2, c02
- FADD2 c03, t3, c03
- FADD4 c04, t4, c04
-
- LDF [C1 + 0 * SIZE], a1
- LDF [C1 + 1 * SIZE], a2
-
- FADD c01, c04, c01
- FADD c02, c03, c02
-
- FMUL ALPHA_R, c01, t1
- FMUL ALPHA_R, c02, t2
- FMUL ALPHA_I, c02, t3
- FMUL ALPHA_I, c01, t4
-
- FADD a1, t1, a1
- FADD a2, t2, a2
- FSUB a1, t3, a1
- FADD a2, t4, a2
-
- STF a1, [C1 + 0 * SIZE]
- STF a2, [C1 + 1 * SIZE]
- #else
- FADD1 c01, t1, c01
- FADD3 c02, t2, c02
- FADD2 c03, t3, c03
- FADD4 c04, t4, c04
-
- FADD c01, c04, c01
- FADD c02, c03, c02
-
- STF c01, [C1 + 0 * SIZE]
- STF c02, [C1 + 1 * SIZE]
- #endif
-
- add C1, 2 * SIZE, C1
-
- #ifndef TRMMKERNEL
- #if ( defined(LEFT) && defined(TRANSA)) || \
- (!defined(LEFT) && !defined(TRANSA))
- sub K, KK, TEMP1
- #ifdef LEFT
- add TEMP1, -1, TEMP1
- #else
- add TEMP1, -1, TEMP1
- #endif
- sll TEMP1, 0 + ZBASE_SHIFT, TEMP2
- sll TEMP1, 0 + ZBASE_SHIFT, TEMP1
-
- add AO, TEMP2, AO
- add BO, TEMP1, BO
- #endif
-
- #ifdef LEFT
- add KK, 1, KK
- #endif
- #endif
-
- .LL999:
- return %i7 + 8
- clr %o0
-
- EPILOGUE
|