You can not select more than 25 topics Topics must start with a chinese character,a letter or number, can include dashes ('-') and can be up to 35 characters long.

iamin.S 14 kB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803
  1. /*********************************************************************/
  2. /* Copyright 2009, 2010 The University of Texas at Austin. */
  3. /* All rights reserved. */
  4. /* */
  5. /* Redistribution and use in source and binary forms, with or */
  6. /* without modification, are permitted provided that the following */
  7. /* conditions are met: */
  8. /* */
  9. /* 1. Redistributions of source code must retain the above */
  10. /* copyright notice, this list of conditions and the following */
  11. /* disclaimer. */
  12. /* */
  13. /* 2. Redistributions in binary form must reproduce the above */
  14. /* copyright notice, this list of conditions and the following */
  15. /* disclaimer in the documentation and/or other materials */
  16. /* provided with the distribution. */
  17. /* */
  18. /* THIS SOFTWARE IS PROVIDED BY THE UNIVERSITY OF TEXAS AT */
  19. /* AUSTIN ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, */
  20. /* INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */
  21. /* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE */
  22. /* DISCLAIMED. IN NO EVENT SHALL THE UNIVERSITY OF TEXAS AT */
  23. /* AUSTIN OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, */
  24. /* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES */
  25. /* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE */
  26. /* GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR */
  27. /* BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF */
  28. /* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT */
  29. /* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT */
  30. /* OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE */
  31. /* POSSIBILITY OF SUCH DAMAGE. */
  32. /* */
  33. /* The views and conclusions contained in the software and */
  34. /* documentation are those of the authors and should not be */
  35. /* interpreted as representing official policies, either expressed */
  36. /* or implied, of The University of Texas at Austin. */
  37. /*********************************************************************/
  38. #define ASSEMBLER
  39. #include "common.h"
  40. #define RET r3
  41. #define X r4
  42. #define INCX r5
  43. #define N r6
  44. #define NN r7
  45. #define XX r8
  46. #define PREA r9
  47. #define FZERO f1
  48. #define STACKSIZE 160
  49. PROLOGUE
  50. PROFCODE
  51. addi SP, SP, -STACKSIZE
  52. li r0, 0
  53. stfd f14, 0(SP)
  54. stfd f15, 8(SP)
  55. stfd f16, 16(SP)
  56. stfd f17, 24(SP)
  57. stfd f18, 32(SP)
  58. stfd f19, 40(SP)
  59. stfd f20, 48(SP)
  60. stfd f21, 56(SP)
  61. stfd f22, 64(SP)
  62. stfd f23, 72(SP)
  63. stfd f24, 80(SP)
  64. stfd f25, 88(SP)
  65. stfd f26, 96(SP)
  66. stfd f27, 104(SP)
  67. stfd f28, 112(SP)
  68. stfd f29, 120(SP)
  69. stfd f30, 128(SP)
  70. stfd f31, 136(SP)
  71. stw r0, 144(SP)
  72. lfs FZERO,144(SP)
  73. #ifdef F_INTERFACE
  74. LDINT N, 0(r3)
  75. LDINT INCX, 0(INCX)
  76. #else
  77. mr N, r3
  78. #endif
  79. li RET, 0
  80. mr NN, N
  81. mr XX, X
  82. slwi INCX, INCX, BASE_SHIFT
  83. li PREA, L1_PREFETCHSIZE
  84. cmpwi cr0, N, 0
  85. ble- LL(9999)
  86. cmpwi cr0, INCX, 0
  87. ble- LL(9999)
  88. LFD f1, 0 * SIZE(X)
  89. add X, X, INCX
  90. fabs f0, f1
  91. fabs f2, f1
  92. fabs f3, f1
  93. fabs f4, f1
  94. fabs f5, f1
  95. fabs f6, f1
  96. fabs f7, f1
  97. fabs f1, f1
  98. subi N, N, 1
  99. cmpwi cr0, INCX, SIZE
  100. bne- cr0, LL(100)
  101. srawi. r0, N, 4
  102. mtspr CTR, r0
  103. beq- cr0, LL(50)
  104. LFD f24, 0 * SIZE(X)
  105. LFD f25, 1 * SIZE(X)
  106. LFD f26, 2 * SIZE(X)
  107. LFD f27, 3 * SIZE(X)
  108. LFD f28, 4 * SIZE(X)
  109. LFD f29, 5 * SIZE(X)
  110. LFD f30, 6 * SIZE(X)
  111. LFD f31, 7 * SIZE(X)
  112. fabs f8, f24
  113. fabs f9, f25
  114. fabs f10, f26
  115. fabs f11, f27
  116. LFD f24, 8 * SIZE(X)
  117. LFD f25, 9 * SIZE(X)
  118. LFD f26, 10 * SIZE(X)
  119. LFD f27, 11 * SIZE(X)
  120. fabs f12, f28
  121. fabs f13, f29
  122. fabs f14, f30
  123. fabs f15, f31
  124. LFD f28, 12 * SIZE(X)
  125. LFD f29, 13 * SIZE(X)
  126. LFD f30, 14 * SIZE(X)
  127. LFD f31, 15 * SIZE(X)
  128. bdz LL(20)
  129. .align 4
  130. LL(10):
  131. fsub f16, f0, f8
  132. fsub f17, f1, f9
  133. fsub f18, f2, f10
  134. fsub f19, f3, f11
  135. fsub f20, f4, f12
  136. fsub f21, f5, f13
  137. fsub f22, f6, f14
  138. fsub f23, f7, f15
  139. fsel f0, f16, f8, f0
  140. fabs f8, f24
  141. fsel f1, f17, f9, f1
  142. fabs f9, f25
  143. fsel f2, f18, f10, f2
  144. fabs f10, f26
  145. fsel f3, f19, f11, f3
  146. fabs f11, f27
  147. LFD f24, 16 * SIZE(X)
  148. LFD f25, 17 * SIZE(X)
  149. LFD f26, 18 * SIZE(X)
  150. LFD f27, 19 * SIZE(X)
  151. fsel f4, f20, f12, f4
  152. fabs f12, f28
  153. fsel f5, f21, f13, f5
  154. fabs f13, f29
  155. fsel f6, f22, f14, f6
  156. fabs f14, f30
  157. fsel f7, f23, f15, f7
  158. fabs f15, f31
  159. LFD f28, 20 * SIZE(X)
  160. LFD f29, 21 * SIZE(X)
  161. LFD f30, 22 * SIZE(X)
  162. LFD f31, 23 * SIZE(X)
  163. fsub f16, f0, f8
  164. fsub f17, f1, f9
  165. fsub f18, f2, f10
  166. fsub f19, f3, f11
  167. fsub f20, f4, f12
  168. fsub f21, f5, f13
  169. fsub f22, f6, f14
  170. fsub f23, f7, f15
  171. fsel f0, f16, f8, f0
  172. fabs f8, f24
  173. fsel f1, f17, f9, f1
  174. fabs f9, f25
  175. fsel f2, f18, f10, f2
  176. fabs f10, f26
  177. fsel f3, f19, f11, f3
  178. fabs f11, f27
  179. LFD f24, 24 * SIZE(X)
  180. LFD f25, 25 * SIZE(X)
  181. LFD f26, 26 * SIZE(X)
  182. LFD f27, 27 * SIZE(X)
  183. fsel f4, f20, f12, f4
  184. fabs f12, f28
  185. fsel f5, f21, f13, f5
  186. fabs f13, f29
  187. fsel f6, f22, f14, f6
  188. fabs f14, f30
  189. fsel f7, f23, f15, f7
  190. fabs f15, f31
  191. LFD f28, 28 * SIZE(X)
  192. LFD f29, 29 * SIZE(X)
  193. LFD f30, 30 * SIZE(X)
  194. LFD f31, 31 * SIZE(X)
  195. #ifndef POWER6
  196. L1_PREFETCH X, PREA
  197. #endif
  198. addi X, X, 16 * SIZE
  199. #ifdef POWER6
  200. L1_PREFETCH X, PREA
  201. #endif
  202. bdnz LL(10)
  203. .align 4
  204. LL(20):
  205. fsub f16, f0, f8
  206. fsub f17, f1, f9
  207. fsub f18, f2, f10
  208. fsub f19, f3, f11
  209. fsub f20, f4, f12
  210. fsub f21, f5, f13
  211. fsub f22, f6, f14
  212. fsub f23, f7, f15
  213. fsel f0, f16, f8, f0
  214. fabs f8, f24
  215. fsel f1, f17, f9, f1
  216. fabs f9, f25
  217. fsel f2, f18, f10, f2
  218. fabs f10, f26
  219. fsel f3, f19, f11, f3
  220. fabs f11, f27
  221. fsel f4, f20, f12, f4
  222. fabs f12, f28
  223. fsel f5, f21, f13, f5
  224. fabs f13, f29
  225. fsel f6, f22, f14, f6
  226. fabs f14, f30
  227. fsel f7, f23, f15, f7
  228. fabs f15, f31
  229. fsub f16, f0, f8
  230. fsub f17, f1, f9
  231. fsub f18, f2, f10
  232. fsub f19, f3, f11
  233. fsub f20, f4, f12
  234. fsub f21, f5, f13
  235. fsub f22, f6, f14
  236. fsub f23, f7, f15
  237. fsel f0, f16, f8, f0
  238. fsel f1, f17, f9, f1
  239. fsel f2, f18, f10, f2
  240. fsel f3, f19, f11, f3
  241. fsel f4, f20, f12, f4
  242. fsel f5, f21, f13, f5
  243. fsel f6, f22, f14, f6
  244. fsel f7, f23, f15, f7
  245. addi X, X, 16 * SIZE
  246. .align 4
  247. LL(50):
  248. andi. r0, N, 15
  249. mtspr CTR, r0
  250. beq LL(999)
  251. .align 4
  252. LL(60):
  253. LFD f8, 0 * SIZE(X)
  254. addi X, X, 1 * SIZE
  255. fabs f8, f8
  256. fsub f16, f1, f8
  257. fsel f1, f16, f8, f1
  258. bdnz LL(60)
  259. b LL(999)
  260. .align 4
  261. LL(100):
  262. sub X, X, INCX
  263. srawi. r0, N, 4
  264. mtspr CTR, r0
  265. beq- LL(150)
  266. LFDUX f24, X, INCX
  267. LFDUX f25, X, INCX
  268. LFDUX f26, X, INCX
  269. LFDUX f27, X, INCX
  270. LFDUX f28, X, INCX
  271. LFDUX f29, X, INCX
  272. LFDUX f30, X, INCX
  273. LFDUX f31, X, INCX
  274. fabs f8, f24
  275. fabs f9, f25
  276. fabs f10, f26
  277. fabs f11, f27
  278. LFDUX f24, X, INCX
  279. LFDUX f25, X, INCX
  280. LFDUX f26, X, INCX
  281. LFDUX f27, X, INCX
  282. fabs f12, f28
  283. fabs f13, f29
  284. fabs f14, f30
  285. fabs f15, f31
  286. LFDUX f28, X, INCX
  287. LFDUX f29, X, INCX
  288. LFDUX f30, X, INCX
  289. LFDUX f31, X, INCX
  290. bdz LL(120)
  291. .align 4
  292. LL(110):
  293. fsub f16, f0, f8
  294. fsub f17, f1, f9
  295. fsub f18, f2, f10
  296. fsub f19, f3, f11
  297. fsub f20, f4, f12
  298. fsub f21, f5, f13
  299. fsub f22, f6, f14
  300. fsub f23, f7, f15
  301. fsel f0, f16, f8, f0
  302. fabs f8, f24
  303. fsel f1, f17, f9, f1
  304. fabs f9, f25
  305. fsel f2, f18, f10, f2
  306. fabs f10, f26
  307. fsel f3, f19, f11, f3
  308. fabs f11, f27
  309. LFDUX f24, X, INCX
  310. LFDUX f25, X, INCX
  311. LFDUX f26, X, INCX
  312. LFDUX f27, X, INCX
  313. fsel f4, f20, f12, f4
  314. fabs f12, f28
  315. fsel f5, f21, f13, f5
  316. fabs f13, f29
  317. fsel f6, f22, f14, f6
  318. fabs f14, f30
  319. fsel f7, f23, f15, f7
  320. fabs f15, f31
  321. LFDUX f28, X, INCX
  322. LFDUX f29, X, INCX
  323. LFDUX f30, X, INCX
  324. LFDUX f31, X, INCX
  325. fsub f16, f0, f8
  326. fsub f17, f1, f9
  327. fsub f18, f2, f10
  328. fsub f19, f3, f11
  329. fsub f20, f4, f12
  330. fsub f21, f5, f13
  331. fsub f22, f6, f14
  332. fsub f23, f7, f15
  333. fsel f0, f16, f8, f0
  334. fabs f8, f24
  335. fsel f1, f17, f9, f1
  336. fabs f9, f25
  337. fsel f2, f18, f10, f2
  338. fabs f10, f26
  339. fsel f3, f19, f11, f3
  340. fabs f11, f27
  341. LFDUX f24, X, INCX
  342. LFDUX f25, X, INCX
  343. LFDUX f26, X, INCX
  344. LFDUX f27, X, INCX
  345. fsel f4, f20, f12, f4
  346. fabs f12, f28
  347. fsel f5, f21, f13, f5
  348. fabs f13, f29
  349. fsel f6, f22, f14, f6
  350. fabs f14, f30
  351. fsel f7, f23, f15, f7
  352. fabs f15, f31
  353. LFDUX f28, X, INCX
  354. LFDUX f29, X, INCX
  355. LFDUX f30, X, INCX
  356. LFDUX f31, X, INCX
  357. bdnz LL(110)
  358. .align 4
  359. LL(120):
  360. fsub f16, f0, f8
  361. fsub f17, f1, f9
  362. fsub f18, f2, f10
  363. fsub f19, f3, f11
  364. fsub f20, f4, f12
  365. fsub f21, f5, f13
  366. fsub f22, f6, f14
  367. fsub f23, f7, f15
  368. fsel f0, f16, f8, f0
  369. fabs f8, f24
  370. fsel f1, f17, f9, f1
  371. fabs f9, f25
  372. fsel f2, f18, f10, f2
  373. fabs f10, f26
  374. fsel f3, f19, f11, f3
  375. fabs f11, f27
  376. fsel f4, f20, f12, f4
  377. fabs f12, f28
  378. fsel f5, f21, f13, f5
  379. fabs f13, f29
  380. fsel f6, f22, f14, f6
  381. fabs f14, f30
  382. fsel f7, f23, f15, f7
  383. fabs f15, f31
  384. fsub f16, f0, f8
  385. fsub f17, f1, f9
  386. fsub f18, f2, f10
  387. fsub f19, f3, f11
  388. fsub f20, f4, f12
  389. fsub f21, f5, f13
  390. fsub f22, f6, f14
  391. fsub f23, f7, f15
  392. fsel f0, f16, f8, f0
  393. fsel f1, f17, f9, f1
  394. fsel f2, f18, f10, f2
  395. fsel f3, f19, f11, f3
  396. fsel f4, f20, f12, f4
  397. fsel f5, f21, f13, f5
  398. fsel f6, f22, f14, f6
  399. fsel f7, f23, f15, f7
  400. .align 4
  401. LL(150):
  402. andi. r0, N, 15
  403. mtspr CTR, r0
  404. beq LL(999)
  405. .align 4
  406. LL(160):
  407. LFDUX f8, X, INCX
  408. fabs f8, f8
  409. fsub f16, f1, f8
  410. fsel f1, f16, f8, f1
  411. bdnz LL(160)
  412. .align 4
  413. LL(999):
  414. fsub f8, f0, f1
  415. fsub f9, f2, f3
  416. fsub f10, f4, f5
  417. fsub f11, f6, f7
  418. fsel f0, f8, f1, f0
  419. fsel f2, f9, f3, f2
  420. fsel f4, f10, f5, f4
  421. fsel f6, f11, f7, f6
  422. fsub f8, f0, f2
  423. fsub f9, f4, f6
  424. fsel f0, f8, f2, f0
  425. fsel f4, f9, f6, f4
  426. fsub f8, f0, f4
  427. fsel f1, f8, f4, f0
  428. .align 4
  429. LL(1000):
  430. cmpwi cr0, INCX, SIZE
  431. bne- cr0, LL(1100)
  432. srawi. r0, NN, 3
  433. mtspr CTR, r0
  434. beq- cr0, LL(1050)
  435. LFD f24, 0 * SIZE(XX)
  436. LFD f25, 1 * SIZE(XX)
  437. LFD f26, 2 * SIZE(XX)
  438. LFD f27, 3 * SIZE(XX)
  439. LFD f28, 4 * SIZE(XX)
  440. LFD f29, 5 * SIZE(XX)
  441. LFD f30, 6 * SIZE(XX)
  442. LFD f31, 7 * SIZE(XX)
  443. bdz LL(1020)
  444. .align 4
  445. LL(1010):
  446. fabs f8, f24
  447. fabs f9, f25
  448. fabs f10, f26
  449. fabs f11, f27
  450. LFD f24, 8 * SIZE(XX)
  451. LFD f25, 9 * SIZE(XX)
  452. LFD f26, 10 * SIZE(XX)
  453. LFD f27, 11 * SIZE(XX)
  454. fabs f12, f28
  455. fabs f13, f29
  456. fabs f14, f30
  457. fabs f15, f31
  458. LFD f28, 12 * SIZE(XX)
  459. LFD f29, 13 * SIZE(XX)
  460. LFD f30, 14 * SIZE(XX)
  461. LFD f31, 15 * SIZE(XX)
  462. addi RET, RET, 1
  463. fcmpu cr0, f1, f8
  464. beq cr0, LL(9999)
  465. addi RET, RET, 1
  466. fcmpu cr0, f1, f9
  467. beq cr0, LL(9999)
  468. addi RET, RET, 1
  469. fcmpu cr0, f1, f10
  470. beq cr0, LL(9999)
  471. addi RET, RET, 1
  472. fcmpu cr0, f1, f11
  473. beq cr0, LL(9999)
  474. addi RET, RET, 1
  475. fcmpu cr0, f1, f12
  476. beq cr0, LL(9999)
  477. addi RET, RET, 1
  478. fcmpu cr0, f1, f13
  479. beq cr0, LL(9999)
  480. addi RET, RET, 1
  481. fcmpu cr0, f1, f14
  482. beq cr0, LL(9999)
  483. addi RET, RET, 1
  484. fcmpu cr0, f1, f15
  485. beq cr0, LL(9999)
  486. addi XX, XX, 8 * SIZE
  487. bdnz LL(1010)
  488. .align 4
  489. LL(1020):
  490. fabs f8, f24
  491. fabs f9, f25
  492. fabs f10, f26
  493. fabs f11, f27
  494. fabs f12, f28
  495. fabs f13, f29
  496. fabs f14, f30
  497. fabs f15, f31
  498. addi XX, XX, 8 * SIZE
  499. addi RET, RET, 1
  500. fcmpu cr0, f1, f8
  501. beq cr0, LL(9999)
  502. addi RET, RET, 1
  503. fcmpu cr0, f1, f9
  504. beq cr0, LL(9999)
  505. addi RET, RET, 1
  506. fcmpu cr0, f1, f10
  507. beq cr0, LL(9999)
  508. addi RET, RET, 1
  509. fcmpu cr0, f1, f11
  510. beq cr0, LL(9999)
  511. addi RET, RET, 1
  512. fcmpu cr0, f1, f12
  513. beq cr0, LL(9999)
  514. addi RET, RET, 1
  515. fcmpu cr0, f1, f13
  516. beq cr0, LL(9999)
  517. addi RET, RET, 1
  518. fcmpu cr0, f1, f14
  519. beq cr0, LL(9999)
  520. addi RET, RET, 1
  521. fcmpu cr0, f1, f15
  522. beq cr0, LL(9999)
  523. .align 4
  524. LL(1050):
  525. andi. r0, NN, 7
  526. mtspr CTR, r0
  527. beq LL(9999)
  528. .align 4
  529. LL(1060):
  530. LFD f8, 0 * SIZE(XX)
  531. addi XX, XX, 1 * SIZE
  532. fabs f8, f8
  533. addi RET, RET, 1
  534. fcmpu cr0, f1, f8
  535. beq cr0, LL(9999)
  536. bdnz LL(1060)
  537. b LL(9999)
  538. .align 4
  539. LL(1100):
  540. sub XX, XX, INCX
  541. srawi. r0, NN, 3
  542. mtspr CTR, r0
  543. beq- LL(1150)
  544. LFDUX f24, XX, INCX
  545. LFDUX f25, XX, INCX
  546. LFDUX f26, XX, INCX
  547. LFDUX f27, XX, INCX
  548. LFDUX f28, XX, INCX
  549. LFDUX f29, XX, INCX
  550. LFDUX f30, XX, INCX
  551. LFDUX f31, XX, INCX
  552. bdz LL(1120)
  553. .align 4
  554. LL(1110):
  555. fabs f8, f24
  556. fabs f9, f25
  557. fabs f10, f26
  558. fabs f11, f27
  559. LFDUX f24, XX, INCX
  560. LFDUX f25, XX, INCX
  561. LFDUX f26, XX, INCX
  562. LFDUX f27, XX, INCX
  563. fabs f12, f28
  564. fabs f13, f29
  565. fabs f14, f30
  566. fabs f15, f31
  567. LFDUX f28, XX, INCX
  568. LFDUX f29, XX, INCX
  569. LFDUX f30, XX, INCX
  570. LFDUX f31, XX, INCX
  571. addi RET, RET, 1
  572. fcmpu cr0, f1, f8
  573. beq cr0, LL(9999)
  574. addi RET, RET, 1
  575. fcmpu cr0, f1, f9
  576. beq cr0, LL(9999)
  577. addi RET, RET, 1
  578. fcmpu cr0, f1, f10
  579. beq cr0, LL(9999)
  580. addi RET, RET, 1
  581. fcmpu cr0, f1, f11
  582. beq cr0, LL(9999)
  583. addi RET, RET, 1
  584. fcmpu cr0, f1, f12
  585. beq cr0, LL(9999)
  586. addi RET, RET, 1
  587. fcmpu cr0, f1, f13
  588. beq cr0, LL(9999)
  589. addi RET, RET, 1
  590. fcmpu cr0, f1, f14
  591. beq cr0, LL(9999)
  592. addi RET, RET, 1
  593. fcmpu cr0, f1, f15
  594. beq cr0, LL(9999)
  595. bdnz LL(1110)
  596. .align 4
  597. LL(1120):
  598. fabs f8, f24
  599. fabs f9, f25
  600. fabs f10, f26
  601. fabs f11, f27
  602. fabs f12, f28
  603. fabs f13, f29
  604. fabs f14, f30
  605. fabs f15, f31
  606. addi RET, RET, 1
  607. fcmpu cr0, f1, f8
  608. beq cr0, LL(9999)
  609. addi RET, RET, 1
  610. fcmpu cr0, f1, f9
  611. beq cr0, LL(9999)
  612. addi RET, RET, 1
  613. fcmpu cr0, f1, f10
  614. beq cr0, LL(9999)
  615. addi RET, RET, 1
  616. fcmpu cr0, f1, f11
  617. beq cr0, LL(9999)
  618. addi RET, RET, 1
  619. fcmpu cr0, f1, f12
  620. beq cr0, LL(9999)
  621. addi RET, RET, 1
  622. fcmpu cr0, f1, f13
  623. beq cr0, LL(9999)
  624. addi RET, RET, 1
  625. fcmpu cr0, f1, f14
  626. beq cr0, LL(9999)
  627. addi RET, RET, 1
  628. fcmpu cr0, f1, f15
  629. beq cr0, LL(9999)
  630. .align 4
  631. LL(1150):
  632. andi. r0, NN, 7
  633. mtspr CTR, r0
  634. beq LL(9999)
  635. .align 4
  636. LL(1160):
  637. LFDUX f8, XX, INCX
  638. fabs f8, f8
  639. addi RET, RET, 1
  640. fcmpu cr0, f1, f8
  641. beq cr0, LL(9999)
  642. bdnz LL(1160)
  643. .align 4
  644. LL(9999):
  645. lfd f14, 0(SP)
  646. lfd f15, 8(SP)
  647. lfd f16, 16(SP)
  648. lfd f17, 24(SP)
  649. lfd f18, 32(SP)
  650. lfd f19, 40(SP)
  651. lfd f20, 48(SP)
  652. lfd f21, 56(SP)
  653. lfd f22, 64(SP)
  654. lfd f23, 72(SP)
  655. lfd f24, 80(SP)
  656. lfd f25, 88(SP)
  657. lfd f26, 96(SP)
  658. lfd f27, 104(SP)
  659. lfd f28, 112(SP)
  660. lfd f29, 120(SP)
  661. lfd f30, 128(SP)
  662. lfd f31, 136(SP)
  663. addi SP, SP, STACKSIZE
  664. blr
  665. EPILOGUE