|
1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120 |
- /***************************************************************************
- Copyright (c) 2013-2016, The OpenBLAS Project
- All rights reserved.
- Redistribution and use in source and binary forms, with or without
- modification, are permitted provided that the following conditions are
- met:
- 1. Redistributions of source code must retain the above copyright
- notice, this list of conditions and the following disclaimer.
- 2. Redistributions in binary form must reproduce the above copyright
- notice, this list of conditions and the following disclaimer in
- the documentation and/or other materials provided with the
- distribution.
- 3. Neither the name of the OpenBLAS project nor the names of
- its contributors may be used to endorse or promote products
- derived from this software without specific prior written permission.
- THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
- AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
- IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
- ARE DISCLAIMED. IN NO EVENT SHALL THE OPENBLAS PROJECT OR CONTRIBUTORS BE
- LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
- DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
- SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
- CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
- OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
- USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
- *****************************************************************************/
-
- /**************************************************************************************
- * 2016/04/02 Werner Saar (wernsaar@googlemail.com)
- * BLASTEST : OK
- * CTEST : OK
- * TEST : OK
- * LAPACK-TEST : OK
- **************************************************************************************/
-
-
- /**********************************************************************************************
- * Macros for N=8 and M=16
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD8x16_1', `
- #else
- .macro LOAD8x16_1
- #endif
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x16_I1', `
- #else
- .macro KERNEL8x16_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
- lxvw4x vs6, o32, AO
- lxvw4x vs7, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs20, vs29, 0
- xxspltw vs21, vs29, 1
- xxspltw vs22, vs29, 2
- xxspltw vs23, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
- xvmulsp vs34, vs2, vs8
- xvmulsp vs35, vs3, vs8
-
- xvmulsp vs36, vs0, vs9
- xvmulsp vs37, vs1, vs9
- xvmulsp vs38, vs2, vs9
- xvmulsp vs39, vs3, vs9
-
- xvmulsp vs40, vs0, vs10
- xvmulsp vs41, vs1, vs10
- xvmulsp vs42, vs2, vs10
- xvmulsp vs43, vs3, vs10
-
- xvmulsp vs44, vs0, vs11
- xvmulsp vs45, vs1, vs11
- xvmulsp vs46, vs2, vs11
- xvmulsp vs47, vs3, vs11
-
- xvmulsp vs48, vs0, vs12
- xvmulsp vs49, vs1, vs12
- xvmulsp vs50, vs2, vs12
- xvmulsp vs51, vs3, vs12
-
- xvmulsp vs52, vs0, vs13
- xvmulsp vs53, vs1, vs13
- xvmulsp vs54, vs2, vs13
- xvmulsp vs55, vs3, vs13
-
- xvmulsp vs56, vs0, vs14
- xvmulsp vs57, vs1, vs14
- xvmulsp vs58, vs2, vs14
- xvmulsp vs59, vs3, vs14
-
- xvmulsp vs60, vs0, vs15
- xvmulsp vs61, vs1, vs15
- xvmulsp vs62, vs2, vs15
- xvmulsp vs63, vs3, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x16_1', `
- #else
- .macro KERNEL8x16_1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
- lxvw4x vs6, o32, AO
- lxvw4x vs7, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs20, vs29, 0
- xxspltw vs21, vs29, 1
- xxspltw vs22, vs29, 2
- xxspltw vs23, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
- xvmaddasp vs34, vs2, vs8
- xvmaddasp vs35, vs3, vs8
-
- xvmaddasp vs36, vs0, vs9
- xvmaddasp vs37, vs1, vs9
- xvmaddasp vs38, vs2, vs9
- xvmaddasp vs39, vs3, vs9
-
- xvmaddasp vs40, vs0, vs10
- xvmaddasp vs41, vs1, vs10
- xvmaddasp vs42, vs2, vs10
- xvmaddasp vs43, vs3, vs10
-
- xvmaddasp vs44, vs0, vs11
- xvmaddasp vs45, vs1, vs11
- xvmaddasp vs46, vs2, vs11
- xvmaddasp vs47, vs3, vs11
-
- xvmaddasp vs48, vs0, vs12
- xvmaddasp vs49, vs1, vs12
- xvmaddasp vs50, vs2, vs12
- xvmaddasp vs51, vs3, vs12
-
- xvmaddasp vs52, vs0, vs13
- xvmaddasp vs53, vs1, vs13
- xvmaddasp vs54, vs2, vs13
- xvmaddasp vs55, vs3, vs13
-
- xvmaddasp vs56, vs0, vs14
- xvmaddasp vs57, vs1, vs14
- xvmaddasp vs58, vs2, vs14
- xvmaddasp vs59, vs3, vs14
-
- xvmaddasp vs60, vs0, vs15
- xvmaddasp vs61, vs1, vs15
- xvmaddasp vs62, vs2, vs15
- xvmaddasp vs63, vs3, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x16_2', `
- #else
- .macro KERNEL8x16_2
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
- xvmaddasp vs34, vs6, vs16
- xvmaddasp vs35, vs7, vs16
-
- xvmaddasp vs36, vs4, vs17
- xvmaddasp vs37, vs5, vs17
- xvmaddasp vs38, vs6, vs17
- xvmaddasp vs39, vs7, vs17
-
- xvmaddasp vs40, vs4, vs18
- xvmaddasp vs41, vs5, vs18
- xvmaddasp vs42, vs6, vs18
- xvmaddasp vs43, vs7, vs18
-
- xvmaddasp vs44, vs4, vs19
- xvmaddasp vs45, vs5, vs19
- xvmaddasp vs46, vs6, vs19
- xvmaddasp vs47, vs7, vs19
-
- xvmaddasp vs48, vs4, vs20
- xvmaddasp vs49, vs5, vs20
- xvmaddasp vs50, vs6, vs20
- xvmaddasp vs51, vs7, vs20
-
- xvmaddasp vs52, vs4, vs21
- xvmaddasp vs53, vs5, vs21
- xvmaddasp vs54, vs6, vs21
- xvmaddasp vs55, vs7, vs21
-
- xvmaddasp vs56, vs4, vs22
- xvmaddasp vs57, vs5, vs22
- xvmaddasp vs58, vs6, vs22
- xvmaddasp vs59, vs7, vs22
-
- xvmaddasp vs60, vs4, vs23
- xvmaddasp vs61, vs5, vs23
- xvmaddasp vs62, vs6, vs23
- xvmaddasp vs63, vs7, vs23
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x16_E2', `
- #else
- .macro KERNEL8x16_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
- xvmaddasp vs34, vs6, vs16
- xvmaddasp vs35, vs7, vs16
-
- xvmaddasp vs36, vs4, vs17
- xvmaddasp vs37, vs5, vs17
- xvmaddasp vs38, vs6, vs17
- xvmaddasp vs39, vs7, vs17
-
- xvmaddasp vs40, vs4, vs18
- xvmaddasp vs41, vs5, vs18
- xvmaddasp vs42, vs6, vs18
- xvmaddasp vs43, vs7, vs18
-
- xvmaddasp vs44, vs4, vs19
- xvmaddasp vs45, vs5, vs19
- xvmaddasp vs46, vs6, vs19
- xvmaddasp vs47, vs7, vs19
-
- xvmaddasp vs48, vs4, vs20
- xvmaddasp vs49, vs5, vs20
- xvmaddasp vs50, vs6, vs20
- xvmaddasp vs51, vs7, vs20
-
- xvmaddasp vs52, vs4, vs21
- xvmaddasp vs53, vs5, vs21
- xvmaddasp vs54, vs6, vs21
- xvmaddasp vs55, vs7, vs21
-
- xvmaddasp vs56, vs4, vs22
- xvmaddasp vs57, vs5, vs22
- xvmaddasp vs58, vs6, vs22
- xvmaddasp vs59, vs7, vs22
-
- xvmaddasp vs60, vs4, vs23
- xvmaddasp vs61, vs5, vs23
- xvmaddasp vs62, vs6, vs23
- xvmaddasp vs63, vs7, vs23
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x16_SUBI1', `
- #else
- .macro KERNEL8x16_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
- xvmulsp vs34, vs2, vs8
- xvmulsp vs35, vs3, vs8
-
- xvmulsp vs36, vs0, vs9
- xvmulsp vs37, vs1, vs9
- xvmulsp vs38, vs2, vs9
- xvmulsp vs39, vs3, vs9
-
- xvmulsp vs40, vs0, vs10
- xvmulsp vs41, vs1, vs10
- xvmulsp vs42, vs2, vs10
- xvmulsp vs43, vs3, vs10
-
- xvmulsp vs44, vs0, vs11
- xvmulsp vs45, vs1, vs11
- xvmulsp vs46, vs2, vs11
- xvmulsp vs47, vs3, vs11
-
- xvmulsp vs48, vs0, vs12
- xvmulsp vs49, vs1, vs12
- xvmulsp vs50, vs2, vs12
- xvmulsp vs51, vs3, vs12
-
- xvmulsp vs52, vs0, vs13
- xvmulsp vs53, vs1, vs13
- xvmulsp vs54, vs2, vs13
- xvmulsp vs55, vs3, vs13
-
- xvmulsp vs56, vs0, vs14
- xvmulsp vs57, vs1, vs14
- xvmulsp vs58, vs2, vs14
- xvmulsp vs59, vs3, vs14
-
- xvmulsp vs60, vs0, vs15
- xvmulsp vs61, vs1, vs15
- xvmulsp vs62, vs2, vs15
- xvmulsp vs63, vs3, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x16_SUB1', `
- #else
- .macro KERNEL8x16_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
- xvmaddasp vs34, vs2, vs8
- xvmaddasp vs35, vs3, vs8
-
- xvmaddasp vs36, vs0, vs9
- xvmaddasp vs37, vs1, vs9
- xvmaddasp vs38, vs2, vs9
- xvmaddasp vs39, vs3, vs9
-
- xvmaddasp vs40, vs0, vs10
- xvmaddasp vs41, vs1, vs10
- xvmaddasp vs42, vs2, vs10
- xvmaddasp vs43, vs3, vs10
-
- xvmaddasp vs44, vs0, vs11
- xvmaddasp vs45, vs1, vs11
- xvmaddasp vs46, vs2, vs11
- xvmaddasp vs47, vs3, vs11
-
- xvmaddasp vs48, vs0, vs12
- xvmaddasp vs49, vs1, vs12
- xvmaddasp vs50, vs2, vs12
- xvmaddasp vs51, vs3, vs12
-
- xvmaddasp vs52, vs0, vs13
- xvmaddasp vs53, vs1, vs13
- xvmaddasp vs54, vs2, vs13
- xvmaddasp vs55, vs3, vs13
-
- xvmaddasp vs56, vs0, vs14
- xvmaddasp vs57, vs1, vs14
- xvmaddasp vs58, vs2, vs14
- xvmaddasp vs59, vs3, vs14
-
- xvmaddasp vs60, vs0, vs15
- xvmaddasp vs61, vs1, vs15
- xvmaddasp vs62, vs2, vs15
- xvmaddasp vs63, vs3, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE8x16', `
- #else
- .macro SAVE8x16
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- xvmulsp vs1, vs33, alpha_vr
- xvmulsp vs2, vs34, alpha_vr
- xvmulsp vs3, vs35, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- xvmaddasp vs1, vs33, alpha_vr
- xvmaddasp vs2, vs34, alpha_vr
- xvmaddasp vs3, vs35, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs36, alpha_vr
- xvmulsp vs1, vs37, alpha_vr
- xvmulsp vs2, vs38, alpha_vr
- xvmulsp vs3, vs39, alpha_vr
- #else
- xvmaddasp vs0, vs36, alpha_vr
- xvmaddasp vs1, vs37, alpha_vr
- xvmaddasp vs2, vs38, alpha_vr
- xvmaddasp vs3, vs39, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs40, alpha_vr
- xvmulsp vs1, vs41, alpha_vr
- xvmulsp vs2, vs42, alpha_vr
- xvmulsp vs3, vs43, alpha_vr
- #else
- xvmaddasp vs0, vs40, alpha_vr
- xvmaddasp vs1, vs41, alpha_vr
- xvmaddasp vs2, vs42, alpha_vr
- xvmaddasp vs3, vs43, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs44, alpha_vr
- xvmulsp vs1, vs45, alpha_vr
- xvmulsp vs2, vs46, alpha_vr
- xvmulsp vs3, vs47, alpha_vr
- #else
- xvmaddasp vs0, vs44, alpha_vr
- xvmaddasp vs1, vs45, alpha_vr
- xvmaddasp vs2, vs46, alpha_vr
- xvmaddasp vs3, vs47, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs48, alpha_vr
- xvmulsp vs1, vs49, alpha_vr
- xvmulsp vs2, vs50, alpha_vr
- xvmulsp vs3, vs51, alpha_vr
- #else
- xvmaddasp vs0, vs48, alpha_vr
- xvmaddasp vs1, vs49, alpha_vr
- xvmaddasp vs2, vs50, alpha_vr
- xvmaddasp vs3, vs51, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs52, alpha_vr
- xvmulsp vs1, vs53, alpha_vr
- xvmulsp vs2, vs54, alpha_vr
- xvmulsp vs3, vs55, alpha_vr
- #else
- xvmaddasp vs0, vs52, alpha_vr
- xvmaddasp vs1, vs53, alpha_vr
- xvmaddasp vs2, vs54, alpha_vr
- xvmaddasp vs3, vs55, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs56, alpha_vr
- xvmulsp vs1, vs57, alpha_vr
- xvmulsp vs2, vs58, alpha_vr
- xvmulsp vs3, vs59, alpha_vr
- #else
- xvmaddasp vs0, vs56, alpha_vr
- xvmaddasp vs1, vs57, alpha_vr
- xvmaddasp vs2, vs58, alpha_vr
- xvmaddasp vs3, vs59, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs60, alpha_vr
- xvmulsp vs1, vs61, alpha_vr
- xvmulsp vs2, vs62, alpha_vr
- xvmulsp vs3, vs63, alpha_vr
- #else
- xvmaddasp vs0, vs60, alpha_vr
- xvmaddasp vs1, vs61, alpha_vr
- xvmaddasp vs2, vs62, alpha_vr
- xvmaddasp vs3, vs63, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 64
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=8 and M=8
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD8x8_1', `
- #else
- .macro LOAD8x8_1
- #endif
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x8_I1', `
- #else
- .macro KERNEL8x8_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs20, vs29, 0
- xxspltw vs21, vs29, 1
- xxspltw vs22, vs29, 2
- xxspltw vs23, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
-
- xvmulsp vs34, vs0, vs9
- xvmulsp vs35, vs1, vs9
-
- xvmulsp vs36, vs0, vs10
- xvmulsp vs37, vs1, vs10
-
- xvmulsp vs38, vs0, vs11
- xvmulsp vs39, vs1, vs11
-
- xvmulsp vs40, vs0, vs12
- xvmulsp vs41, vs1, vs12
-
- xvmulsp vs42, vs0, vs13
- xvmulsp vs43, vs1, vs13
-
- xvmulsp vs44, vs0, vs14
- xvmulsp vs45, vs1, vs14
-
- xvmulsp vs46, vs0, vs15
- xvmulsp vs47, vs1, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x8_1', `
- #else
- .macro KERNEL8x8_1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs20, vs29, 0
- xxspltw vs21, vs29, 1
- xxspltw vs22, vs29, 2
- xxspltw vs23, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
-
- xvmaddasp vs34, vs0, vs9
- xvmaddasp vs35, vs1, vs9
-
- xvmaddasp vs36, vs0, vs10
- xvmaddasp vs37, vs1, vs10
-
- xvmaddasp vs38, vs0, vs11
- xvmaddasp vs39, vs1, vs11
-
- xvmaddasp vs40, vs0, vs12
- xvmaddasp vs41, vs1, vs12
-
- xvmaddasp vs42, vs0, vs13
- xvmaddasp vs43, vs1, vs13
-
- xvmaddasp vs44, vs0, vs14
- xvmaddasp vs45, vs1, vs14
-
- xvmaddasp vs46, vs0, vs15
- xvmaddasp vs47, vs1, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x8_2', `
- #else
- .macro KERNEL8x8_2
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
-
- xvmaddasp vs34, vs4, vs17
- xvmaddasp vs35, vs5, vs17
-
- xvmaddasp vs36, vs4, vs18
- xvmaddasp vs37, vs5, vs18
-
- xvmaddasp vs38, vs4, vs19
- xvmaddasp vs39, vs5, vs19
-
- xvmaddasp vs40, vs4, vs20
- xvmaddasp vs41, vs5, vs20
-
- xvmaddasp vs42, vs4, vs21
- xvmaddasp vs43, vs5, vs21
-
- xvmaddasp vs44, vs4, vs22
- xvmaddasp vs45, vs5, vs22
-
- xvmaddasp vs46, vs4, vs23
- xvmaddasp vs47, vs5, vs23
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x8_E2', `
- #else
- .macro KERNEL8x8_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
-
- xvmaddasp vs34, vs4, vs17
- xvmaddasp vs35, vs5, vs17
-
- xvmaddasp vs36, vs4, vs18
- xvmaddasp vs37, vs5, vs18
-
- xvmaddasp vs38, vs4, vs19
- xvmaddasp vs39, vs5, vs19
-
- xvmaddasp vs40, vs4, vs20
- xvmaddasp vs41, vs5, vs20
-
- xvmaddasp vs42, vs4, vs21
- xvmaddasp vs43, vs5, vs21
-
- xvmaddasp vs44, vs4, vs22
- xvmaddasp vs45, vs5, vs22
-
- xvmaddasp vs46, vs4, vs23
- xvmaddasp vs47, vs5, vs23
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x8_SUBI1', `
- #else
- .macro KERNEL8x8_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
-
- xvmulsp vs34, vs0, vs9
- xvmulsp vs35, vs1, vs9
-
- xvmulsp vs36, vs0, vs10
- xvmulsp vs37, vs1, vs10
-
- xvmulsp vs38, vs0, vs11
- xvmulsp vs39, vs1, vs11
-
- xvmulsp vs40, vs0, vs12
- xvmulsp vs41, vs1, vs12
-
- xvmulsp vs42, vs0, vs13
- xvmulsp vs43, vs1, vs13
-
- xvmulsp vs44, vs0, vs14
- xvmulsp vs45, vs1, vs14
-
- xvmulsp vs46, vs0, vs15
- xvmulsp vs47, vs1, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x8_SUB1', `
- #else
- .macro KERNEL8x8_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
-
- xvmaddasp vs34, vs0, vs9
- xvmaddasp vs35, vs1, vs9
-
- xvmaddasp vs36, vs0, vs10
- xvmaddasp vs37, vs1, vs10
-
- xvmaddasp vs38, vs0, vs11
- xvmaddasp vs39, vs1, vs11
-
- xvmaddasp vs40, vs0, vs12
- xvmaddasp vs41, vs1, vs12
-
- xvmaddasp vs42, vs0, vs13
- xvmaddasp vs43, vs1, vs13
-
- xvmaddasp vs44, vs0, vs14
- xvmaddasp vs45, vs1, vs14
-
- xvmaddasp vs46, vs0, vs15
- xvmaddasp vs47, vs1, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE8x8', `
- #else
- .macro SAVE8x8
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- xvmulsp vs1, vs33, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- xvmaddasp vs1, vs33, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs34, alpha_vr
- xvmulsp vs1, vs35, alpha_vr
- #else
- xvmaddasp vs0, vs34, alpha_vr
- xvmaddasp vs1, vs35, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs36, alpha_vr
- xvmulsp vs1, vs37, alpha_vr
- #else
- xvmaddasp vs0, vs36, alpha_vr
- xvmaddasp vs1, vs37, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs38, alpha_vr
- xvmulsp vs1, vs39, alpha_vr
- #else
- xvmaddasp vs0, vs38, alpha_vr
- xvmaddasp vs1, vs39, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs40, alpha_vr
- xvmulsp vs1, vs41, alpha_vr
- #else
- xvmaddasp vs0, vs40, alpha_vr
- xvmaddasp vs1, vs41, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs42, alpha_vr
- xvmulsp vs1, vs43, alpha_vr
- #else
- xvmaddasp vs0, vs42, alpha_vr
- xvmaddasp vs1, vs43, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs44, alpha_vr
- xvmulsp vs1, vs45, alpha_vr
- #else
- xvmaddasp vs0, vs44, alpha_vr
- xvmaddasp vs1, vs45, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs46, alpha_vr
- xvmulsp vs1, vs47, alpha_vr
- #else
- xvmaddasp vs0, vs46, alpha_vr
- xvmaddasp vs1, vs47, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 32
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=8 and M=4
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD8x4_1', `
- #else
- .macro LOAD8x4_1
- #endif
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x4_I1', `
- #else
- .macro KERNEL8x4_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs20, vs29, 0
- xxspltw vs21, vs29, 1
- xxspltw vs22, vs29, 2
- xxspltw vs23, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmulsp vs32, vs0, vs8
-
- xvmulsp vs33, vs0, vs9
-
- xvmulsp vs34, vs0, vs10
-
- xvmulsp vs35, vs0, vs11
-
- xvmulsp vs36, vs0, vs12
-
- xvmulsp vs37, vs0, vs13
-
- xvmulsp vs38, vs0, vs14
-
- xvmulsp vs39, vs0, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x4_1', `
- #else
- .macro KERNEL8x4_1
- #endif
-
-
- lxvw4x vs4, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs20, vs29, 0
- xxspltw vs21, vs29, 1
- xxspltw vs22, vs29, 2
- xxspltw vs23, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmaddasp vs32, vs0, vs8
-
- xvmaddasp vs33, vs0, vs9
-
- xvmaddasp vs34, vs0, vs10
-
- xvmaddasp vs35, vs0, vs11
-
- xvmaddasp vs36, vs0, vs12
-
- xvmaddasp vs37, vs0, vs13
-
- xvmaddasp vs38, vs0, vs14
-
- xvmaddasp vs39, vs0, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x4_2', `
- #else
- .macro KERNEL8x4_2
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmaddasp vs32, vs4, vs16
-
- xvmaddasp vs33, vs4, vs17
-
- xvmaddasp vs34, vs4, vs18
-
- xvmaddasp vs35, vs4, vs19
-
- xvmaddasp vs36, vs4, vs20
-
- xvmaddasp vs37, vs4, vs21
-
- xvmaddasp vs38, vs4, vs22
-
- xvmaddasp vs39, vs4, vs23
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x4_E2', `
- #else
- .macro KERNEL8x4_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
-
- xvmaddasp vs33, vs4, vs17
-
- xvmaddasp vs34, vs4, vs18
-
- xvmaddasp vs35, vs4, vs19
-
- xvmaddasp vs36, vs4, vs20
-
- xvmaddasp vs37, vs4, vs21
-
- xvmaddasp vs38, vs4, vs22
-
- xvmaddasp vs39, vs4, vs23
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x4_SUBI1', `
- #else
- .macro KERNEL8x4_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmulsp vs32, vs0, vs8
-
- xvmulsp vs33, vs0, vs9
-
- xvmulsp vs34, vs0, vs10
-
- xvmulsp vs35, vs0, vs11
-
- xvmulsp vs36, vs0, vs12
-
- xvmulsp vs37, vs0, vs13
-
- xvmulsp vs38, vs0, vs14
-
- xvmulsp vs39, vs0, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x4_SUB1', `
- #else
- .macro KERNEL8x4_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- lxvw4x vs29, o16, BO
-
- xxspltw vs12, vs29, 0
- xxspltw vs13, vs29, 1
- xxspltw vs14, vs29, 2
- xxspltw vs15, vs29, 3
-
- addi BO, BO, 32
-
-
- xvmaddasp vs32, vs0, vs8
-
- xvmaddasp vs33, vs0, vs9
-
- xvmaddasp vs34, vs0, vs10
-
- xvmaddasp vs35, vs0, vs11
-
- xvmaddasp vs36, vs0, vs12
-
- xvmaddasp vs37, vs0, vs13
-
- xvmaddasp vs38, vs0, vs14
-
- xvmaddasp vs39, vs0, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE8x4', `
- #else
- .macro SAVE8x4
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs33, alpha_vr
- #else
- xvmaddasp vs0, vs33, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs34, alpha_vr
- #else
- xvmaddasp vs0, vs34, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs35, alpha_vr
- #else
- xvmaddasp vs0, vs35, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs36, alpha_vr
- #else
- xvmaddasp vs0, vs36, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs37, alpha_vr
- #else
- xvmaddasp vs0, vs37, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs38, alpha_vr
- #else
- xvmaddasp vs0, vs38, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs39, alpha_vr
- #else
- xvmaddasp vs0, vs39, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 16
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=8 and M=2
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD8x2_1', `
- #else
- .macro LOAD8x2_1
- #endif
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs12, o0, T1
- lxsspx vs13, o4, T1
- lxsspx vs14, o8, T1
- lxsspx vs15, o12, T1
-
- addi BO, BO, 32
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x2_I1', `
- #else
- .macro KERNEL8x2_I1
- #endif
-
-
- lxsspx vs4, o0, AO
- lxsspx vs5, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
- lxsspx vs18, o8, T1
- lxsspx vs19, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs20, o0, T1
- lxsspx vs21, o4, T1
- lxsspx vs22, o8, T1
- lxsspx vs23, o12, T1
-
- addi BO, BO, 32
-
-
- xsmuldp vs32, vs0, vs8
- xsmuldp vs33, vs1, vs8
-
- xsmuldp vs34, vs0, vs9
- xsmuldp vs35, vs1, vs9
-
- xsmuldp vs36, vs0, vs10
- xsmuldp vs37, vs1, vs10
-
- xsmuldp vs38, vs0, vs11
- xsmuldp vs39, vs1, vs11
-
- xsmuldp vs40, vs0, vs12
- xsmuldp vs41, vs1, vs12
-
- xsmuldp vs42, vs0, vs13
- xsmuldp vs43, vs1, vs13
-
- xsmuldp vs44, vs0, vs14
- xsmuldp vs45, vs1, vs14
-
- xsmuldp vs46, vs0, vs15
- xsmuldp vs47, vs1, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x2_1', `
- #else
- .macro KERNEL8x2_1
- #endif
-
-
- lxsspx vs4, o0, AO
- lxsspx vs5, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
- lxsspx vs18, o8, T1
- lxsspx vs19, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs20, o0, T1
- lxsspx vs21, o4, T1
- lxsspx vs22, o8, T1
- lxsspx vs23, o12, T1
-
- addi BO, BO, 32
-
-
- xsmaddadp vs32, vs0, vs8
- xsmaddadp vs33, vs1, vs8
-
- xsmaddadp vs34, vs0, vs9
- xsmaddadp vs35, vs1, vs9
-
- xsmaddadp vs36, vs0, vs10
- xsmaddadp vs37, vs1, vs10
-
- xsmaddadp vs38, vs0, vs11
- xsmaddadp vs39, vs1, vs11
-
- xsmaddadp vs40, vs0, vs12
- xsmaddadp vs41, vs1, vs12
-
- xsmaddadp vs42, vs0, vs13
- xsmaddadp vs43, vs1, vs13
-
- xsmaddadp vs44, vs0, vs14
- xsmaddadp vs45, vs1, vs14
-
- xsmaddadp vs46, vs0, vs15
- xsmaddadp vs47, vs1, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x2_2', `
- #else
- .macro KERNEL8x2_2
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs12, o0, T1
- lxsspx vs13, o4, T1
- lxsspx vs14, o8, T1
- lxsspx vs15, o12, T1
-
- addi BO, BO, 32
-
-
- xsmaddadp vs32, vs4, vs16
- xsmaddadp vs33, vs5, vs16
-
- xsmaddadp vs34, vs4, vs17
- xsmaddadp vs35, vs5, vs17
-
- xsmaddadp vs36, vs4, vs18
- xsmaddadp vs37, vs5, vs18
-
- xsmaddadp vs38, vs4, vs19
- xsmaddadp vs39, vs5, vs19
-
- xsmaddadp vs40, vs4, vs20
- xsmaddadp vs41, vs5, vs20
-
- xsmaddadp vs42, vs4, vs21
- xsmaddadp vs43, vs5, vs21
-
- xsmaddadp vs44, vs4, vs22
- xsmaddadp vs45, vs5, vs22
-
- xsmaddadp vs46, vs4, vs23
- xsmaddadp vs47, vs5, vs23
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x2_E2', `
- #else
- .macro KERNEL8x2_E2
- #endif
-
-
- xsmaddadp vs32, vs4, vs16
- xsmaddadp vs33, vs5, vs16
-
- xsmaddadp vs34, vs4, vs17
- xsmaddadp vs35, vs5, vs17
-
- xsmaddadp vs36, vs4, vs18
- xsmaddadp vs37, vs5, vs18
-
- xsmaddadp vs38, vs4, vs19
- xsmaddadp vs39, vs5, vs19
-
- xsmaddadp vs40, vs4, vs20
- xsmaddadp vs41, vs5, vs20
-
- xsmaddadp vs42, vs4, vs21
- xsmaddadp vs43, vs5, vs21
-
- xsmaddadp vs44, vs4, vs22
- xsmaddadp vs45, vs5, vs22
-
- xsmaddadp vs46, vs4, vs23
- xsmaddadp vs47, vs5, vs23
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x2_SUBI1', `
- #else
- .macro KERNEL8x2_SUBI1
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs12, o0, T1
- lxsspx vs13, o4, T1
- lxsspx vs14, o8, T1
- lxsspx vs15, o12, T1
-
- addi BO, BO, 32
-
-
- xsmuldp vs32, vs0, vs8
- xsmuldp vs33, vs1, vs8
-
- xsmuldp vs34, vs0, vs9
- xsmuldp vs35, vs1, vs9
-
- xsmuldp vs36, vs0, vs10
- xsmuldp vs37, vs1, vs10
-
- xsmuldp vs38, vs0, vs11
- xsmuldp vs39, vs1, vs11
-
- xsmuldp vs40, vs0, vs12
- xsmuldp vs41, vs1, vs12
-
- xsmuldp vs42, vs0, vs13
- xsmuldp vs43, vs1, vs13
-
- xsmuldp vs44, vs0, vs14
- xsmuldp vs45, vs1, vs14
-
- xsmuldp vs46, vs0, vs15
- xsmuldp vs47, vs1, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x2_SUB1', `
- #else
- .macro KERNEL8x2_SUB1
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs12, o0, T1
- lxsspx vs13, o4, T1
- lxsspx vs14, o8, T1
- lxsspx vs15, o12, T1
-
- addi BO, BO, 32
-
-
- xsmaddadp vs32, vs0, vs8
- xsmaddadp vs33, vs1, vs8
-
- xsmaddadp vs34, vs0, vs9
- xsmaddadp vs35, vs1, vs9
-
- xsmaddadp vs36, vs0, vs10
- xsmaddadp vs37, vs1, vs10
-
- xsmaddadp vs38, vs0, vs11
- xsmaddadp vs39, vs1, vs11
-
- xsmaddadp vs40, vs0, vs12
- xsmaddadp vs41, vs1, vs12
-
- xsmaddadp vs42, vs0, vs13
- xsmaddadp vs43, vs1, vs13
-
- xsmaddadp vs44, vs0, vs14
- xsmaddadp vs45, vs1, vs14
-
- xsmaddadp vs46, vs0, vs15
- xsmaddadp vs47, vs1, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE8x2', `
- #else
- .macro SAVE8x2
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs32, alpha_r
- xsmuldp vs1, vs33, alpha_r
- #else
- xsmaddadp vs0, vs32, alpha_r
- xsmaddadp vs1, vs33, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs34, alpha_r
- xsmuldp vs1, vs35, alpha_r
- #else
- xsmaddadp vs0, vs34, alpha_r
- xsmaddadp vs1, vs35, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs36, alpha_r
- xsmuldp vs1, vs37, alpha_r
- #else
- xsmaddadp vs0, vs36, alpha_r
- xsmaddadp vs1, vs37, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs38, alpha_r
- xsmuldp vs1, vs39, alpha_r
- #else
- xsmaddadp vs0, vs38, alpha_r
- xsmaddadp vs1, vs39, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs40, alpha_r
- xsmuldp vs1, vs41, alpha_r
- #else
- xsmaddadp vs0, vs40, alpha_r
- xsmaddadp vs1, vs41, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs42, alpha_r
- xsmuldp vs1, vs43, alpha_r
- #else
- xsmaddadp vs0, vs42, alpha_r
- xsmaddadp vs1, vs43, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs44, alpha_r
- xsmuldp vs1, vs45, alpha_r
- #else
- xsmaddadp vs0, vs44, alpha_r
- xsmaddadp vs1, vs45, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs46, alpha_r
- xsmuldp vs1, vs47, alpha_r
- #else
- xsmaddadp vs0, vs46, alpha_r
- xsmaddadp vs1, vs47, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 8
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=8 and M=1
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD8x1_1', `
- #else
- .macro LOAD8x1_1
- #endif
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs12, o0, T1
- lxsspx vs13, o4, T1
- lxsspx vs14, o8, T1
- lxsspx vs15, o12, T1
-
- addi BO, BO, 32
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x1_I1', `
- #else
- .macro KERNEL8x1_I1
- #endif
-
-
- lxsspx vs4, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
- lxsspx vs18, o8, T1
- lxsspx vs19, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs20, o0, T1
- lxsspx vs21, o4, T1
- lxsspx vs22, o8, T1
- lxsspx vs23, o12, T1
-
- addi BO, BO, 32
-
-
- xsmuldp vs32, vs0, vs8
-
- xsmuldp vs33, vs0, vs9
-
- xsmuldp vs34, vs0, vs10
-
- xsmuldp vs35, vs0, vs11
-
- xsmuldp vs36, vs0, vs12
-
- xsmuldp vs37, vs0, vs13
-
- xsmuldp vs38, vs0, vs14
-
- xsmuldp vs39, vs0, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x1_1', `
- #else
- .macro KERNEL8x1_1
- #endif
-
-
- lxsspx vs4, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
- lxsspx vs18, o8, T1
- lxsspx vs19, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs20, o0, T1
- lxsspx vs21, o4, T1
- lxsspx vs22, o8, T1
- lxsspx vs23, o12, T1
-
- addi BO, BO, 32
-
-
- xsmaddadp vs32, vs0, vs8
-
- xsmaddadp vs33, vs0, vs9
-
- xsmaddadp vs34, vs0, vs10
-
- xsmaddadp vs35, vs0, vs11
-
- xsmaddadp vs36, vs0, vs12
-
- xsmaddadp vs37, vs0, vs13
-
- xsmaddadp vs38, vs0, vs14
-
- xsmaddadp vs39, vs0, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x1_2', `
- #else
- .macro KERNEL8x1_2
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs12, o0, T1
- lxsspx vs13, o4, T1
- lxsspx vs14, o8, T1
- lxsspx vs15, o12, T1
-
- addi BO, BO, 32
-
-
- xsmaddadp vs32, vs4, vs16
-
- xsmaddadp vs33, vs4, vs17
-
- xsmaddadp vs34, vs4, vs18
-
- xsmaddadp vs35, vs4, vs19
-
- xsmaddadp vs36, vs4, vs20
-
- xsmaddadp vs37, vs4, vs21
-
- xsmaddadp vs38, vs4, vs22
-
- xsmaddadp vs39, vs4, vs23
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x1_E2', `
- #else
- .macro KERNEL8x1_E2
- #endif
-
-
- xsmaddadp vs32, vs4, vs16
-
- xsmaddadp vs33, vs4, vs17
-
- xsmaddadp vs34, vs4, vs18
-
- xsmaddadp vs35, vs4, vs19
-
- xsmaddadp vs36, vs4, vs20
-
- xsmaddadp vs37, vs4, vs21
-
- xsmaddadp vs38, vs4, vs22
-
- xsmaddadp vs39, vs4, vs23
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x1_SUBI1', `
- #else
- .macro KERNEL8x1_SUBI1
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs12, o0, T1
- lxsspx vs13, o4, T1
- lxsspx vs14, o8, T1
- lxsspx vs15, o12, T1
-
- addi BO, BO, 32
-
-
- xsmuldp vs32, vs0, vs8
-
- xsmuldp vs33, vs0, vs9
-
- xsmuldp vs34, vs0, vs10
-
- xsmuldp vs35, vs0, vs11
-
- xsmuldp vs36, vs0, vs12
-
- xsmuldp vs37, vs0, vs13
-
- xsmuldp vs38, vs0, vs14
-
- xsmuldp vs39, vs0, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL8x1_SUB1', `
- #else
- .macro KERNEL8x1_SUB1
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi T1, T1, 16
-
- lxsspx vs12, o0, T1
- lxsspx vs13, o4, T1
- lxsspx vs14, o8, T1
- lxsspx vs15, o12, T1
-
- addi BO, BO, 32
-
-
- xsmaddadp vs32, vs0, vs8
-
- xsmaddadp vs33, vs0, vs9
-
- xsmaddadp vs34, vs0, vs10
-
- xsmaddadp vs35, vs0, vs11
-
- xsmaddadp vs36, vs0, vs12
-
- xsmaddadp vs37, vs0, vs13
-
- xsmaddadp vs38, vs0, vs14
-
- xsmaddadp vs39, vs0, vs15
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE8x1', `
- #else
- .macro SAVE8x1
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs32, alpha_r
- #else
- xsmaddadp vs0, vs32, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs33, alpha_r
- #else
- xsmaddadp vs0, vs33, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs34, alpha_r
- #else
- xsmaddadp vs0, vs34, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs35, alpha_r
- #else
- xsmaddadp vs0, vs35, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs36, alpha_r
- #else
- xsmaddadp vs0, vs36, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs37, alpha_r
- #else
- xsmaddadp vs0, vs37, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs38, alpha_r
- #else
- xsmaddadp vs0, vs38, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs39, alpha_r
- #else
- xsmaddadp vs0, vs39, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 4
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=4 and M=16
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD4x16_1', `
- #else
- .macro LOAD4x16_1
- #endif
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x16_I1', `
- #else
- .macro KERNEL4x16_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
- lxvw4x vs6, o32, AO
- lxvw4x vs7, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
- xvmulsp vs34, vs2, vs8
- xvmulsp vs35, vs3, vs8
-
- xvmulsp vs36, vs0, vs9
- xvmulsp vs37, vs1, vs9
- xvmulsp vs38, vs2, vs9
- xvmulsp vs39, vs3, vs9
-
- xvmulsp vs40, vs0, vs10
- xvmulsp vs41, vs1, vs10
- xvmulsp vs42, vs2, vs10
- xvmulsp vs43, vs3, vs10
-
- xvmulsp vs44, vs0, vs11
- xvmulsp vs45, vs1, vs11
- xvmulsp vs46, vs2, vs11
- xvmulsp vs47, vs3, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x16_1', `
- #else
- .macro KERNEL4x16_1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
- lxvw4x vs6, o32, AO
- lxvw4x vs7, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
- xvmaddasp vs34, vs2, vs8
- xvmaddasp vs35, vs3, vs8
-
- xvmaddasp vs36, vs0, vs9
- xvmaddasp vs37, vs1, vs9
- xvmaddasp vs38, vs2, vs9
- xvmaddasp vs39, vs3, vs9
-
- xvmaddasp vs40, vs0, vs10
- xvmaddasp vs41, vs1, vs10
- xvmaddasp vs42, vs2, vs10
- xvmaddasp vs43, vs3, vs10
-
- xvmaddasp vs44, vs0, vs11
- xvmaddasp vs45, vs1, vs11
- xvmaddasp vs46, vs2, vs11
- xvmaddasp vs47, vs3, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x16_2', `
- #else
- .macro KERNEL4x16_2
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
- xvmaddasp vs34, vs6, vs16
- xvmaddasp vs35, vs7, vs16
-
- xvmaddasp vs36, vs4, vs17
- xvmaddasp vs37, vs5, vs17
- xvmaddasp vs38, vs6, vs17
- xvmaddasp vs39, vs7, vs17
-
- xvmaddasp vs40, vs4, vs18
- xvmaddasp vs41, vs5, vs18
- xvmaddasp vs42, vs6, vs18
- xvmaddasp vs43, vs7, vs18
-
- xvmaddasp vs44, vs4, vs19
- xvmaddasp vs45, vs5, vs19
- xvmaddasp vs46, vs6, vs19
- xvmaddasp vs47, vs7, vs19
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x16_E2', `
- #else
- .macro KERNEL4x16_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
- xvmaddasp vs34, vs6, vs16
- xvmaddasp vs35, vs7, vs16
-
- xvmaddasp vs36, vs4, vs17
- xvmaddasp vs37, vs5, vs17
- xvmaddasp vs38, vs6, vs17
- xvmaddasp vs39, vs7, vs17
-
- xvmaddasp vs40, vs4, vs18
- xvmaddasp vs41, vs5, vs18
- xvmaddasp vs42, vs6, vs18
- xvmaddasp vs43, vs7, vs18
-
- xvmaddasp vs44, vs4, vs19
- xvmaddasp vs45, vs5, vs19
- xvmaddasp vs46, vs6, vs19
- xvmaddasp vs47, vs7, vs19
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x16_SUBI1', `
- #else
- .macro KERNEL4x16_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
- xvmulsp vs34, vs2, vs8
- xvmulsp vs35, vs3, vs8
-
- xvmulsp vs36, vs0, vs9
- xvmulsp vs37, vs1, vs9
- xvmulsp vs38, vs2, vs9
- xvmulsp vs39, vs3, vs9
-
- xvmulsp vs40, vs0, vs10
- xvmulsp vs41, vs1, vs10
- xvmulsp vs42, vs2, vs10
- xvmulsp vs43, vs3, vs10
-
- xvmulsp vs44, vs0, vs11
- xvmulsp vs45, vs1, vs11
- xvmulsp vs46, vs2, vs11
- xvmulsp vs47, vs3, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x16_SUB1', `
- #else
- .macro KERNEL4x16_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
- xvmaddasp vs34, vs2, vs8
- xvmaddasp vs35, vs3, vs8
-
- xvmaddasp vs36, vs0, vs9
- xvmaddasp vs37, vs1, vs9
- xvmaddasp vs38, vs2, vs9
- xvmaddasp vs39, vs3, vs9
-
- xvmaddasp vs40, vs0, vs10
- xvmaddasp vs41, vs1, vs10
- xvmaddasp vs42, vs2, vs10
- xvmaddasp vs43, vs3, vs10
-
- xvmaddasp vs44, vs0, vs11
- xvmaddasp vs45, vs1, vs11
- xvmaddasp vs46, vs2, vs11
- xvmaddasp vs47, vs3, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE4x16', `
- #else
- .macro SAVE4x16
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- xvmulsp vs1, vs33, alpha_vr
- xvmulsp vs2, vs34, alpha_vr
- xvmulsp vs3, vs35, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- xvmaddasp vs1, vs33, alpha_vr
- xvmaddasp vs2, vs34, alpha_vr
- xvmaddasp vs3, vs35, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs36, alpha_vr
- xvmulsp vs1, vs37, alpha_vr
- xvmulsp vs2, vs38, alpha_vr
- xvmulsp vs3, vs39, alpha_vr
- #else
- xvmaddasp vs0, vs36, alpha_vr
- xvmaddasp vs1, vs37, alpha_vr
- xvmaddasp vs2, vs38, alpha_vr
- xvmaddasp vs3, vs39, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs40, alpha_vr
- xvmulsp vs1, vs41, alpha_vr
- xvmulsp vs2, vs42, alpha_vr
- xvmulsp vs3, vs43, alpha_vr
- #else
- xvmaddasp vs0, vs40, alpha_vr
- xvmaddasp vs1, vs41, alpha_vr
- xvmaddasp vs2, vs42, alpha_vr
- xvmaddasp vs3, vs43, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs44, alpha_vr
- xvmulsp vs1, vs45, alpha_vr
- xvmulsp vs2, vs46, alpha_vr
- xvmulsp vs3, vs47, alpha_vr
- #else
- xvmaddasp vs0, vs44, alpha_vr
- xvmaddasp vs1, vs45, alpha_vr
- xvmaddasp vs2, vs46, alpha_vr
- xvmaddasp vs3, vs47, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 64
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=4 and M=8
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD4x8_1', `
- #else
- .macro LOAD4x8_1
- #endif
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x8_I1', `
- #else
- .macro KERNEL4x8_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
-
- xvmulsp vs34, vs0, vs9
- xvmulsp vs35, vs1, vs9
-
- xvmulsp vs36, vs0, vs10
- xvmulsp vs37, vs1, vs10
-
- xvmulsp vs38, vs0, vs11
- xvmulsp vs39, vs1, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x8_1', `
- #else
- .macro KERNEL4x8_1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
-
- xvmaddasp vs34, vs0, vs9
- xvmaddasp vs35, vs1, vs9
-
- xvmaddasp vs36, vs0, vs10
- xvmaddasp vs37, vs1, vs10
-
- xvmaddasp vs38, vs0, vs11
- xvmaddasp vs39, vs1, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x8_2', `
- #else
- .macro KERNEL4x8_2
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
-
- xvmaddasp vs34, vs4, vs17
- xvmaddasp vs35, vs5, vs17
-
- xvmaddasp vs36, vs4, vs18
- xvmaddasp vs37, vs5, vs18
-
- xvmaddasp vs38, vs4, vs19
- xvmaddasp vs39, vs5, vs19
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x8_E2', `
- #else
- .macro KERNEL4x8_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
-
- xvmaddasp vs34, vs4, vs17
- xvmaddasp vs35, vs5, vs17
-
- xvmaddasp vs36, vs4, vs18
- xvmaddasp vs37, vs5, vs18
-
- xvmaddasp vs38, vs4, vs19
- xvmaddasp vs39, vs5, vs19
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x8_SUBI1', `
- #else
- .macro KERNEL4x8_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
-
- xvmulsp vs34, vs0, vs9
- xvmulsp vs35, vs1, vs9
-
- xvmulsp vs36, vs0, vs10
- xvmulsp vs37, vs1, vs10
-
- xvmulsp vs38, vs0, vs11
- xvmulsp vs39, vs1, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x8_SUB1', `
- #else
- .macro KERNEL4x8_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
-
- xvmaddasp vs34, vs0, vs9
- xvmaddasp vs35, vs1, vs9
-
- xvmaddasp vs36, vs0, vs10
- xvmaddasp vs37, vs1, vs10
-
- xvmaddasp vs38, vs0, vs11
- xvmaddasp vs39, vs1, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE4x8', `
- #else
- .macro SAVE4x8
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- xvmulsp vs1, vs33, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- xvmaddasp vs1, vs33, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs34, alpha_vr
- xvmulsp vs1, vs35, alpha_vr
- #else
- xvmaddasp vs0, vs34, alpha_vr
- xvmaddasp vs1, vs35, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs36, alpha_vr
- xvmulsp vs1, vs37, alpha_vr
- #else
- xvmaddasp vs0, vs36, alpha_vr
- xvmaddasp vs1, vs37, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs38, alpha_vr
- xvmulsp vs1, vs39, alpha_vr
- #else
- xvmaddasp vs0, vs38, alpha_vr
- xvmaddasp vs1, vs39, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 32
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=4 and M=4
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD4x4_1', `
- #else
- .macro LOAD4x4_1
- #endif
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x4_I1', `
- #else
- .macro KERNEL4x4_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmulsp vs32, vs0, vs8
-
- xvmulsp vs33, vs0, vs9
-
- xvmulsp vs34, vs0, vs10
-
- xvmulsp vs35, vs0, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x4_1', `
- #else
- .macro KERNEL4x4_1
- #endif
-
-
- lxvw4x vs4, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
- xxspltw vs18, vs28, 2
- xxspltw vs19, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmaddasp vs32, vs0, vs8
-
- xvmaddasp vs33, vs0, vs9
-
- xvmaddasp vs34, vs0, vs10
-
- xvmaddasp vs35, vs0, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x4_2', `
- #else
- .macro KERNEL4x4_2
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmaddasp vs32, vs4, vs16
-
- xvmaddasp vs33, vs4, vs17
-
- xvmaddasp vs34, vs4, vs18
-
- xvmaddasp vs35, vs4, vs19
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x4_E2', `
- #else
- .macro KERNEL4x4_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
-
- xvmaddasp vs33, vs4, vs17
-
- xvmaddasp vs34, vs4, vs18
-
- xvmaddasp vs35, vs4, vs19
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x4_SUBI1', `
- #else
- .macro KERNEL4x4_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmulsp vs32, vs0, vs8
-
- xvmulsp vs33, vs0, vs9
-
- xvmulsp vs34, vs0, vs10
-
- xvmulsp vs35, vs0, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x4_SUB1', `
- #else
- .macro KERNEL4x4_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
- xxspltw vs10, vs28, 2
- xxspltw vs11, vs28, 3
-
- addi BO, BO, 16
-
-
- xvmaddasp vs32, vs0, vs8
-
- xvmaddasp vs33, vs0, vs9
-
- xvmaddasp vs34, vs0, vs10
-
- xvmaddasp vs35, vs0, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE4x4', `
- #else
- .macro SAVE4x4
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs33, alpha_vr
- #else
- xvmaddasp vs0, vs33, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs34, alpha_vr
- #else
- xvmaddasp vs0, vs34, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs35, alpha_vr
- #else
- xvmaddasp vs0, vs35, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 16
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=4 and M=2
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD4x2_1', `
- #else
- .macro LOAD4x2_1
- #endif
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi BO, BO, 16
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x2_I1', `
- #else
- .macro KERNEL4x2_I1
- #endif
-
-
- lxsspx vs4, o0, AO
- lxsspx vs5, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
- lxsspx vs18, o8, T1
- lxsspx vs19, o12, T1
-
- addi BO, BO, 16
-
-
- xsmuldp vs32, vs0, vs8
- xsmuldp vs33, vs1, vs8
-
- xsmuldp vs34, vs0, vs9
- xsmuldp vs35, vs1, vs9
-
- xsmuldp vs36, vs0, vs10
- xsmuldp vs37, vs1, vs10
-
- xsmuldp vs38, vs0, vs11
- xsmuldp vs39, vs1, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x2_1', `
- #else
- .macro KERNEL4x2_1
- #endif
-
-
- lxsspx vs4, o0, AO
- lxsspx vs5, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
- lxsspx vs18, o8, T1
- lxsspx vs19, o12, T1
-
- addi BO, BO, 16
-
-
- xsmaddadp vs32, vs0, vs8
- xsmaddadp vs33, vs1, vs8
-
- xsmaddadp vs34, vs0, vs9
- xsmaddadp vs35, vs1, vs9
-
- xsmaddadp vs36, vs0, vs10
- xsmaddadp vs37, vs1, vs10
-
- xsmaddadp vs38, vs0, vs11
- xsmaddadp vs39, vs1, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x2_2', `
- #else
- .macro KERNEL4x2_2
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi BO, BO, 16
-
-
- xsmaddadp vs32, vs4, vs16
- xsmaddadp vs33, vs5, vs16
-
- xsmaddadp vs34, vs4, vs17
- xsmaddadp vs35, vs5, vs17
-
- xsmaddadp vs36, vs4, vs18
- xsmaddadp vs37, vs5, vs18
-
- xsmaddadp vs38, vs4, vs19
- xsmaddadp vs39, vs5, vs19
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x2_E2', `
- #else
- .macro KERNEL4x2_E2
- #endif
-
-
- xsmaddadp vs32, vs4, vs16
- xsmaddadp vs33, vs5, vs16
-
- xsmaddadp vs34, vs4, vs17
- xsmaddadp vs35, vs5, vs17
-
- xsmaddadp vs36, vs4, vs18
- xsmaddadp vs37, vs5, vs18
-
- xsmaddadp vs38, vs4, vs19
- xsmaddadp vs39, vs5, vs19
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x2_SUBI1', `
- #else
- .macro KERNEL4x2_SUBI1
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi BO, BO, 16
-
-
- xsmuldp vs32, vs0, vs8
- xsmuldp vs33, vs1, vs8
-
- xsmuldp vs34, vs0, vs9
- xsmuldp vs35, vs1, vs9
-
- xsmuldp vs36, vs0, vs10
- xsmuldp vs37, vs1, vs10
-
- xsmuldp vs38, vs0, vs11
- xsmuldp vs39, vs1, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x2_SUB1', `
- #else
- .macro KERNEL4x2_SUB1
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi BO, BO, 16
-
-
- xsmaddadp vs32, vs0, vs8
- xsmaddadp vs33, vs1, vs8
-
- xsmaddadp vs34, vs0, vs9
- xsmaddadp vs35, vs1, vs9
-
- xsmaddadp vs36, vs0, vs10
- xsmaddadp vs37, vs1, vs10
-
- xsmaddadp vs38, vs0, vs11
- xsmaddadp vs39, vs1, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE4x2', `
- #else
- .macro SAVE4x2
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs32, alpha_r
- xsmuldp vs1, vs33, alpha_r
- #else
- xsmaddadp vs0, vs32, alpha_r
- xsmaddadp vs1, vs33, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs34, alpha_r
- xsmuldp vs1, vs35, alpha_r
- #else
- xsmaddadp vs0, vs34, alpha_r
- xsmaddadp vs1, vs35, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs36, alpha_r
- xsmuldp vs1, vs37, alpha_r
- #else
- xsmaddadp vs0, vs36, alpha_r
- xsmaddadp vs1, vs37, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs38, alpha_r
- xsmuldp vs1, vs39, alpha_r
- #else
- xsmaddadp vs0, vs38, alpha_r
- xsmaddadp vs1, vs39, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 8
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=4 and M=1
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD4x1_1', `
- #else
- .macro LOAD4x1_1
- #endif
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi BO, BO, 16
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x1_I1', `
- #else
- .macro KERNEL4x1_I1
- #endif
-
-
- lxsspx vs4, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
- lxsspx vs18, o8, T1
- lxsspx vs19, o12, T1
-
- addi BO, BO, 16
-
-
- xsmuldp vs32, vs0, vs8
-
- xsmuldp vs33, vs0, vs9
-
- xsmuldp vs34, vs0, vs10
-
- xsmuldp vs35, vs0, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x1_1', `
- #else
- .macro KERNEL4x1_1
- #endif
-
-
- lxsspx vs4, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
- lxsspx vs18, o8, T1
- lxsspx vs19, o12, T1
-
- addi BO, BO, 16
-
-
- xsmaddadp vs32, vs0, vs8
-
- xsmaddadp vs33, vs0, vs9
-
- xsmaddadp vs34, vs0, vs10
-
- xsmaddadp vs35, vs0, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x1_2', `
- #else
- .macro KERNEL4x1_2
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi BO, BO, 16
-
-
- xsmaddadp vs32, vs4, vs16
-
- xsmaddadp vs33, vs4, vs17
-
- xsmaddadp vs34, vs4, vs18
-
- xsmaddadp vs35, vs4, vs19
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x1_E2', `
- #else
- .macro KERNEL4x1_E2
- #endif
-
-
- xsmaddadp vs32, vs4, vs16
-
- xsmaddadp vs33, vs4, vs17
-
- xsmaddadp vs34, vs4, vs18
-
- xsmaddadp vs35, vs4, vs19
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x1_SUBI1', `
- #else
- .macro KERNEL4x1_SUBI1
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi BO, BO, 16
-
-
- xsmuldp vs32, vs0, vs8
-
- xsmuldp vs33, vs0, vs9
-
- xsmuldp vs34, vs0, vs10
-
- xsmuldp vs35, vs0, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL4x1_SUB1', `
- #else
- .macro KERNEL4x1_SUB1
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
- lxsspx vs10, o8, T1
- lxsspx vs11, o12, T1
-
- addi BO, BO, 16
-
-
- xsmaddadp vs32, vs0, vs8
-
- xsmaddadp vs33, vs0, vs9
-
- xsmaddadp vs34, vs0, vs10
-
- xsmaddadp vs35, vs0, vs11
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE4x1', `
- #else
- .macro SAVE4x1
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs32, alpha_r
- #else
- xsmaddadp vs0, vs32, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs33, alpha_r
- #else
- xsmaddadp vs0, vs33, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs34, alpha_r
- #else
- xsmaddadp vs0, vs34, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs35, alpha_r
- #else
- xsmaddadp vs0, vs35, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 4
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=2 and M=16
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD2x16_1', `
- #else
- .macro LOAD2x16_1
- #endif
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x16_I1', `
- #else
- .macro KERNEL2x16_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
- lxvw4x vs6, o32, AO
- lxvw4x vs7, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
- xvmulsp vs34, vs2, vs8
- xvmulsp vs35, vs3, vs8
-
- xvmulsp vs36, vs0, vs9
- xvmulsp vs37, vs1, vs9
- xvmulsp vs38, vs2, vs9
- xvmulsp vs39, vs3, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x16_1', `
- #else
- .macro KERNEL2x16_1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
- lxvw4x vs6, o32, AO
- lxvw4x vs7, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
- xvmaddasp vs34, vs2, vs8
- xvmaddasp vs35, vs3, vs8
-
- xvmaddasp vs36, vs0, vs9
- xvmaddasp vs37, vs1, vs9
- xvmaddasp vs38, vs2, vs9
- xvmaddasp vs39, vs3, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x16_2', `
- #else
- .macro KERNEL2x16_2
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
- xvmaddasp vs34, vs6, vs16
- xvmaddasp vs35, vs7, vs16
-
- xvmaddasp vs36, vs4, vs17
- xvmaddasp vs37, vs5, vs17
- xvmaddasp vs38, vs6, vs17
- xvmaddasp vs39, vs7, vs17
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x16_E2', `
- #else
- .macro KERNEL2x16_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
- xvmaddasp vs34, vs6, vs16
- xvmaddasp vs35, vs7, vs16
-
- xvmaddasp vs36, vs4, vs17
- xvmaddasp vs37, vs5, vs17
- xvmaddasp vs38, vs6, vs17
- xvmaddasp vs39, vs7, vs17
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x16_SUBI1', `
- #else
- .macro KERNEL2x16_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
- xvmulsp vs34, vs2, vs8
- xvmulsp vs35, vs3, vs8
-
- xvmulsp vs36, vs0, vs9
- xvmulsp vs37, vs1, vs9
- xvmulsp vs38, vs2, vs9
- xvmulsp vs39, vs3, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x16_SUB1', `
- #else
- .macro KERNEL2x16_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
- xvmaddasp vs34, vs2, vs8
- xvmaddasp vs35, vs3, vs8
-
- xvmaddasp vs36, vs0, vs9
- xvmaddasp vs37, vs1, vs9
- xvmaddasp vs38, vs2, vs9
- xvmaddasp vs39, vs3, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE2x16', `
- #else
- .macro SAVE2x16
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- xvmulsp vs1, vs33, alpha_vr
- xvmulsp vs2, vs34, alpha_vr
- xvmulsp vs3, vs35, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- xvmaddasp vs1, vs33, alpha_vr
- xvmaddasp vs2, vs34, alpha_vr
- xvmaddasp vs3, vs35, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs36, alpha_vr
- xvmulsp vs1, vs37, alpha_vr
- xvmulsp vs2, vs38, alpha_vr
- xvmulsp vs3, vs39, alpha_vr
- #else
- xvmaddasp vs0, vs36, alpha_vr
- xvmaddasp vs1, vs37, alpha_vr
- xvmaddasp vs2, vs38, alpha_vr
- xvmaddasp vs3, vs39, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 64
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=2 and M=8
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD2x8_1', `
- #else
- .macro LOAD2x8_1
- #endif
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x8_I1', `
- #else
- .macro KERNEL2x8_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
-
- xvmulsp vs34, vs0, vs9
- xvmulsp vs35, vs1, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x8_1', `
- #else
- .macro KERNEL2x8_1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
-
- xvmaddasp vs34, vs0, vs9
- xvmaddasp vs35, vs1, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x8_2', `
- #else
- .macro KERNEL2x8_2
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
-
- xvmaddasp vs34, vs4, vs17
- xvmaddasp vs35, vs5, vs17
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x8_E2', `
- #else
- .macro KERNEL2x8_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
-
- xvmaddasp vs34, vs4, vs17
- xvmaddasp vs35, vs5, vs17
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x8_SUBI1', `
- #else
- .macro KERNEL2x8_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
-
- xvmulsp vs34, vs0, vs9
- xvmulsp vs35, vs1, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x8_SUB1', `
- #else
- .macro KERNEL2x8_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
-
- xvmaddasp vs34, vs0, vs9
- xvmaddasp vs35, vs1, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE2x8', `
- #else
- .macro SAVE2x8
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- xvmulsp vs1, vs33, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- xvmaddasp vs1, vs33, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs34, alpha_vr
- xvmulsp vs1, vs35, alpha_vr
- #else
- xvmaddasp vs0, vs34, alpha_vr
- xvmaddasp vs1, vs35, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 32
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=2 and M=4
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD2x4_1', `
- #else
- .macro LOAD2x4_1
- #endif
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x4_I1', `
- #else
- .macro KERNEL2x4_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmulsp vs32, vs0, vs8
-
- xvmulsp vs33, vs0, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x4_1', `
- #else
- .macro KERNEL2x4_1
- #endif
-
-
- lxvw4x vs4, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
- xxspltw vs17, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmaddasp vs32, vs0, vs8
-
- xvmaddasp vs33, vs0, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x4_2', `
- #else
- .macro KERNEL2x4_2
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmaddasp vs32, vs4, vs16
-
- xvmaddasp vs33, vs4, vs17
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x4_E2', `
- #else
- .macro KERNEL2x4_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
-
- xvmaddasp vs33, vs4, vs17
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x4_SUBI1', `
- #else
- .macro KERNEL2x4_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmulsp vs32, vs0, vs8
-
- xvmulsp vs33, vs0, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x4_SUB1', `
- #else
- .macro KERNEL2x4_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
- xxspltw vs9, vs28, 1
-
- addi BO, BO, 8
-
-
- xvmaddasp vs32, vs0, vs8
-
- xvmaddasp vs33, vs0, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE2x4', `
- #else
- .macro SAVE2x4
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs33, alpha_vr
- #else
- xvmaddasp vs0, vs33, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 16
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=2 and M=2
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD2x2_1', `
- #else
- .macro LOAD2x2_1
- #endif
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
-
- addi BO, BO, 8
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x2_I1', `
- #else
- .macro KERNEL2x2_I1
- #endif
-
-
- lxsspx vs4, o0, AO
- lxsspx vs5, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
-
- addi BO, BO, 8
-
-
- xsmuldp vs32, vs0, vs8
- xsmuldp vs33, vs1, vs8
-
- xsmuldp vs34, vs0, vs9
- xsmuldp vs35, vs1, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x2_1', `
- #else
- .macro KERNEL2x2_1
- #endif
-
-
- lxsspx vs4, o0, AO
- lxsspx vs5, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
-
- addi BO, BO, 8
-
-
- xsmaddadp vs32, vs0, vs8
- xsmaddadp vs33, vs1, vs8
-
- xsmaddadp vs34, vs0, vs9
- xsmaddadp vs35, vs1, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x2_2', `
- #else
- .macro KERNEL2x2_2
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
-
- addi BO, BO, 8
-
-
- xsmaddadp vs32, vs4, vs16
- xsmaddadp vs33, vs5, vs16
-
- xsmaddadp vs34, vs4, vs17
- xsmaddadp vs35, vs5, vs17
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x2_E2', `
- #else
- .macro KERNEL2x2_E2
- #endif
-
-
- xsmaddadp vs32, vs4, vs16
- xsmaddadp vs33, vs5, vs16
-
- xsmaddadp vs34, vs4, vs17
- xsmaddadp vs35, vs5, vs17
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x2_SUBI1', `
- #else
- .macro KERNEL2x2_SUBI1
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
-
- addi BO, BO, 8
-
-
- xsmuldp vs32, vs0, vs8
- xsmuldp vs33, vs1, vs8
-
- xsmuldp vs34, vs0, vs9
- xsmuldp vs35, vs1, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x2_SUB1', `
- #else
- .macro KERNEL2x2_SUB1
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
-
- addi BO, BO, 8
-
-
- xsmaddadp vs32, vs0, vs8
- xsmaddadp vs33, vs1, vs8
-
- xsmaddadp vs34, vs0, vs9
- xsmaddadp vs35, vs1, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE2x2', `
- #else
- .macro SAVE2x2
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs32, alpha_r
- xsmuldp vs1, vs33, alpha_r
- #else
- xsmaddadp vs0, vs32, alpha_r
- xsmaddadp vs1, vs33, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs34, alpha_r
- xsmuldp vs1, vs35, alpha_r
- #else
- xsmaddadp vs0, vs34, alpha_r
- xsmaddadp vs1, vs35, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 8
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=2 and M=1
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD2x1_1', `
- #else
- .macro LOAD2x1_1
- #endif
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
-
- addi BO, BO, 8
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x1_I1', `
- #else
- .macro KERNEL2x1_I1
- #endif
-
-
- lxsspx vs4, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
-
- addi BO, BO, 8
-
-
- xsmuldp vs32, vs0, vs8
-
- xsmuldp vs33, vs0, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x1_1', `
- #else
- .macro KERNEL2x1_1
- #endif
-
-
- lxsspx vs4, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
- lxsspx vs17, o4, T1
-
- addi BO, BO, 8
-
-
- xsmaddadp vs32, vs0, vs8
-
- xsmaddadp vs33, vs0, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x1_2', `
- #else
- .macro KERNEL2x1_2
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
-
- addi BO, BO, 8
-
-
- xsmaddadp vs32, vs4, vs16
-
- xsmaddadp vs33, vs4, vs17
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x1_E2', `
- #else
- .macro KERNEL2x1_E2
- #endif
-
-
- xsmaddadp vs32, vs4, vs16
-
- xsmaddadp vs33, vs4, vs17
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x1_SUBI1', `
- #else
- .macro KERNEL2x1_SUBI1
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
-
- addi BO, BO, 8
-
-
- xsmuldp vs32, vs0, vs8
-
- xsmuldp vs33, vs0, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL2x1_SUB1', `
- #else
- .macro KERNEL2x1_SUB1
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
- lxsspx vs9, o4, T1
-
- addi BO, BO, 8
-
-
- xsmaddadp vs32, vs0, vs8
-
- xsmaddadp vs33, vs0, vs9
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE2x1', `
- #else
- .macro SAVE2x1
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs32, alpha_r
- #else
- xsmaddadp vs0, vs32, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs33, alpha_r
- #else
- xsmaddadp vs0, vs33, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 4
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=1 and M=16
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD1x16_1', `
- #else
- .macro LOAD1x16_1
- #endif
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x16_I1', `
- #else
- .macro KERNEL1x16_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
- lxvw4x vs6, o32, AO
- lxvw4x vs7, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
- xvmulsp vs34, vs2, vs8
- xvmulsp vs35, vs3, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x16_1', `
- #else
- .macro KERNEL1x16_1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
- lxvw4x vs6, o32, AO
- lxvw4x vs7, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
- xvmaddasp vs34, vs2, vs8
- xvmaddasp vs35, vs3, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x16_2', `
- #else
- .macro KERNEL1x16_2
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
- xvmaddasp vs34, vs6, vs16
- xvmaddasp vs35, vs7, vs16
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x16_E2', `
- #else
- .macro KERNEL1x16_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
- xvmaddasp vs34, vs6, vs16
- xvmaddasp vs35, vs7, vs16
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x16_SUBI1', `
- #else
- .macro KERNEL1x16_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
- xvmulsp vs34, vs2, vs8
- xvmulsp vs35, vs3, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x16_SUB1', `
- #else
- .macro KERNEL1x16_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
- lxvw4x vs2, o32, AO
- lxvw4x vs3, o48, AO
-
- addi AO, AO, 64
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
- xvmaddasp vs34, vs2, vs8
- xvmaddasp vs35, vs3, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE1x16', `
- #else
- .macro SAVE1x16
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
- lxvw4x vs2, o32, T1
- lxvw4x vs3, o48, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- xvmulsp vs1, vs33, alpha_vr
- xvmulsp vs2, vs34, alpha_vr
- xvmulsp vs3, vs35, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- xvmaddasp vs1, vs33, alpha_vr
- xvmaddasp vs2, vs34, alpha_vr
- xvmaddasp vs3, vs35, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
- stxvw4x vs2, o32, T1
- stxvw4x vs3, o48, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 64
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=1 and M=8
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD1x8_1', `
- #else
- .macro LOAD1x8_1
- #endif
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x8_I1', `
- #else
- .macro KERNEL1x8_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x8_1', `
- #else
- .macro KERNEL1x8_1
- #endif
-
-
- lxvw4x vs4, o0, AO
- lxvw4x vs5, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x8_2', `
- #else
- .macro KERNEL1x8_2
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x8_E2', `
- #else
- .macro KERNEL1x8_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
- xvmaddasp vs33, vs5, vs16
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x8_SUBI1', `
- #else
- .macro KERNEL1x8_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmulsp vs32, vs0, vs8
- xvmulsp vs33, vs1, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x8_SUB1', `
- #else
- .macro KERNEL1x8_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
- lxvw4x vs1, o16, AO
-
- addi AO, AO, 32
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmaddasp vs32, vs0, vs8
- xvmaddasp vs33, vs1, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE1x8', `
- #else
- .macro SAVE1x8
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
- lxvw4x vs1, o16, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- xvmulsp vs1, vs33, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- xvmaddasp vs1, vs33, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
- stxvw4x vs1, o16, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 32
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=1 and M=4
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD1x4_1', `
- #else
- .macro LOAD1x4_1
- #endif
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x4_I1', `
- #else
- .macro KERNEL1x4_I1
- #endif
-
-
- lxvw4x vs4, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmulsp vs32, vs0, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x4_1', `
- #else
- .macro KERNEL1x4_1
- #endif
-
-
- lxvw4x vs4, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs16, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmaddasp vs32, vs0, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x4_2', `
- #else
- .macro KERNEL1x4_2
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmaddasp vs32, vs4, vs16
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x4_E2', `
- #else
- .macro KERNEL1x4_E2
- #endif
-
-
- xvmaddasp vs32, vs4, vs16
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x4_SUBI1', `
- #else
- .macro KERNEL1x4_SUBI1
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmulsp vs32, vs0, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x4_SUB1', `
- #else
- .macro KERNEL1x4_SUB1
- #endif
-
-
- lxvw4x vs0, o0, AO
-
- addi AO, AO, 16
-
- lxvw4x vs28, o0, BO
-
- xxspltw vs8, vs28, 0
-
- addi BO, BO, 4
-
-
- xvmaddasp vs32, vs0, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE1x4', `
- #else
- .macro SAVE1x4
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxvw4x vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xvmulsp vs0, vs32, alpha_vr
- #else
- xvmaddasp vs0, vs32, alpha_vr
- #endif
-
- stxvw4x vs0, o0, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 16
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=1 and M=2
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD1x2_1', `
- #else
- .macro LOAD1x2_1
- #endif
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
-
- addi BO, BO, 4
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x2_I1', `
- #else
- .macro KERNEL1x2_I1
- #endif
-
-
- lxsspx vs4, o0, AO
- lxsspx vs5, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
-
- addi BO, BO, 4
-
-
- xsmuldp vs32, vs0, vs8
- xsmuldp vs33, vs1, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x2_1', `
- #else
- .macro KERNEL1x2_1
- #endif
-
-
- lxsspx vs4, o0, AO
- lxsspx vs5, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
-
- addi BO, BO, 4
-
-
- xsmaddadp vs32, vs0, vs8
- xsmaddadp vs33, vs1, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x2_2', `
- #else
- .macro KERNEL1x2_2
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
-
- addi BO, BO, 4
-
-
- xsmaddadp vs32, vs4, vs16
- xsmaddadp vs33, vs5, vs16
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x2_E2', `
- #else
- .macro KERNEL1x2_E2
- #endif
-
-
- xsmaddadp vs32, vs4, vs16
- xsmaddadp vs33, vs5, vs16
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x2_SUBI1', `
- #else
- .macro KERNEL1x2_SUBI1
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
-
- addi BO, BO, 4
-
-
- xsmuldp vs32, vs0, vs8
- xsmuldp vs33, vs1, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x2_SUB1', `
- #else
- .macro KERNEL1x2_SUB1
- #endif
-
-
- lxsspx vs0, o0, AO
- lxsspx vs1, o4, AO
-
- addi AO, AO, 8
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
-
- addi BO, BO, 4
-
-
- xsmaddadp vs32, vs0, vs8
- xsmaddadp vs33, vs1, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE1x2', `
- #else
- .macro SAVE1x2
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
- lxsspx vs1, o4, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs32, alpha_r
- xsmuldp vs1, vs33, alpha_r
- #else
- xsmaddadp vs0, vs32, alpha_r
- xsmaddadp vs1, vs33, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
- stxsspx vs1, o4, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 8
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
-
- /**********************************************************************************************
- * Macros for N=1 and M=1
- **********************************************************************************************/
-
- #if defined(_AIX)
- define(`LOAD1x1_1', `
- #else
- .macro LOAD1x1_1
- #endif
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
-
- addi BO, BO, 4
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x1_I1', `
- #else
- .macro KERNEL1x1_I1
- #endif
-
-
- lxsspx vs4, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
-
- addi BO, BO, 4
-
-
- xsmuldp vs32, vs0, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x1_1', `
- #else
- .macro KERNEL1x1_1
- #endif
-
-
- lxsspx vs4, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs16, o0, T1
-
- addi BO, BO, 4
-
-
- xsmaddadp vs32, vs0, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x1_2', `
- #else
- .macro KERNEL1x1_2
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
-
- addi BO, BO, 4
-
-
- xsmaddadp vs32, vs4, vs16
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x1_E2', `
- #else
- .macro KERNEL1x1_E2
- #endif
-
-
- xsmaddadp vs32, vs4, vs16
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x1_SUBI1', `
- #else
- .macro KERNEL1x1_SUBI1
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
-
- addi BO, BO, 4
-
-
- xsmuldp vs32, vs0, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`KERNEL1x1_SUB1', `
- #else
- .macro KERNEL1x1_SUB1
- #endif
-
-
- lxsspx vs0, o0, AO
-
- addi AO, AO, 4
-
- mr T1, BO
-
- lxsspx vs8, o0, T1
-
- addi BO, BO, 4
-
-
- xsmaddadp vs32, vs0, vs8
-
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
- #if defined(_AIX)
- define(`SAVE1x1', `
- #else
- .macro SAVE1x1
- #endif
-
- mr T1, CO
-
- #ifndef TRMMKERNEL
-
- lxsspx vs0, o0, T1
-
- #endif
-
- #ifdef TRMMKERNEL
- xsmuldp vs0, vs32, alpha_r
- #else
- xsmaddadp vs0, vs32, alpha_r
- #endif
-
- stxsspx vs0, o0, T1
-
- add T1, T1, LDC
-
- addi CO, CO, 4
-
- #if defined(_AIX)
- ')
- #else
- .endm
- #endif
-
|