You can not select more than 25 topics Topics must start with a chinese character,a letter or number, can include dashes ('-') and can be up to 35 characters long.

iamax_hummer.S 16 kB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015
  1. /*********************************************************************/
  2. /* Copyright 2009, 2010 The University of Texas at Austin. */
  3. /* All rights reserved. */
  4. /* */
  5. /* Redistribution and use in source and binary forms, with or */
  6. /* without modification, are permitted provided that the following */
  7. /* conditions are met: */
  8. /* */
  9. /* 1. Redistributions of source code must retain the above */
  10. /* copyright notice, this list of conditions and the following */
  11. /* disclaimer. */
  12. /* */
  13. /* 2. Redistributions in binary form must reproduce the above */
  14. /* copyright notice, this list of conditions and the following */
  15. /* disclaimer in the documentation and/or other materials */
  16. /* provided with the distribution. */
  17. /* */
  18. /* THIS SOFTWARE IS PROVIDED BY THE UNIVERSITY OF TEXAS AT */
  19. /* AUSTIN ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, */
  20. /* INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF */
  21. /* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE */
  22. /* DISCLAIMED. IN NO EVENT SHALL THE UNIVERSITY OF TEXAS AT */
  23. /* AUSTIN OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, */
  24. /* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES */
  25. /* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE */
  26. /* GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR */
  27. /* BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF */
  28. /* LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT */
  29. /* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT */
  30. /* OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE */
  31. /* POSSIBILITY OF SUCH DAMAGE. */
  32. /* */
  33. /* The views and conclusions contained in the software and */
  34. /* documentation are those of the authors and should not be */
  35. /* interpreted as representing official policies, either expressed */
  36. /* or implied, of The University of Texas at Austin. */
  37. /*********************************************************************/
  38. #define ASSEMBLER
  39. #include "common.h"
  40. #define N r3
  41. #define X r4
  42. #define INCX r5
  43. #define INCX2 r6
  44. #define X2 r7
  45. #define XX r8
  46. #define RET r9
  47. #define NN r10
  48. #define C1 f1
  49. #define C2 f0
  50. #define C3 f2
  51. #define C4 f3
  52. #define A1 f4
  53. #define A2 f5
  54. #define A3 f6
  55. #define A4 f7
  56. #define A5 f8
  57. #define A6 f9
  58. #define A7 f10
  59. #define A8 f11
  60. #define F1 f12
  61. #define F2 f13
  62. #define F3 f14
  63. #define F4 f15
  64. #define F5 f16
  65. #define F6 f17
  66. #define F7 f18
  67. #define F8 f19
  68. #define T1 f20
  69. #define T2 f21
  70. #define T3 f22
  71. #define T4 f23
  72. #define T5 f24
  73. #define T6 f25
  74. #define T7 f26
  75. #define T8 f27
  76. PROLOGUE
  77. PROFCODE
  78. li r10, -16
  79. stfpdux f14, SP, r10
  80. stfpdux f15, SP, r10
  81. stfpdux f16, SP, r10
  82. stfpdux f17, SP, r10
  83. stfpdux f18, SP, r10
  84. stfpdux f19, SP, r10
  85. stfpdux f20, SP, r10
  86. stfpdux f21, SP, r10
  87. stfpdux f22, SP, r10
  88. stfpdux f23, SP, r10
  89. stfpdux f24, SP, r10
  90. stfpdux f25, SP, r10
  91. stfpdux f26, SP, r10
  92. stfpdux f27, SP, r10
  93. #ifdef F_INTERFACE
  94. LDINT N, 0(N)
  95. LDINT INCX, 0(INCX)
  96. #endif
  97. slwi INCX, INCX, BASE_SHIFT
  98. add INCX2, INCX, INCX
  99. li RET, 0
  100. cmpwi cr0, N, 0
  101. ble LL(999)
  102. mr NN, N
  103. cmpwi cr0, INCX, 0
  104. ble LL(999)
  105. LFD C1, 0 * SIZE(X)
  106. addi N, N, -1
  107. cmpwi cr0, N, 0
  108. li RET, 1
  109. fabs C1, C1
  110. ble LL(999)
  111. fsmfp C1, C1
  112. mr XX, X
  113. fpmr C2, C1
  114. add X, X, INCX
  115. fpmr C3, C1
  116. fpmr C4, C1
  117. cmpwi cr0, INCX, SIZE
  118. bne LL(100)
  119. andi. r0, X, 2 * SIZE - 1
  120. beq LL(05)
  121. LFD C2, 0 * SIZE(X)
  122. add X, X, INCX
  123. addi N, N, -1
  124. cmpwi cr0, N, 0
  125. fabs C2, C2
  126. ble LL(20)
  127. .align 4
  128. LL(05):
  129. sub X, X, INCX2
  130. srawi. r0, N, 4
  131. mtspr CTR, r0
  132. beq- LL(15)
  133. LFPDUX A1, X, INCX2
  134. LFPDUX A2, X, INCX2
  135. LFPDUX A3, X, INCX2
  136. LFPDUX A4, X, INCX2
  137. LFPDUX A5, X, INCX2
  138. fpabs T1, A1
  139. LFPDUX A6, X, INCX2
  140. fpabs T2, A2
  141. LFPDUX A7, X, INCX2
  142. fpabs T3, A3
  143. LFPDUX A8, X, INCX2
  144. fpabs T4, A4
  145. bdz LL(13)
  146. .align 4
  147. LL(12):
  148. fpsub F1, C1, T1
  149. LFPDUX A1, X, INCX2
  150. fpsub F2, C2, T2
  151. LFPDUX A2, X, INCX2
  152. fpsub F3, C3, T3
  153. LFPDUX A3, X, INCX2
  154. fpsub F4, C4, T4
  155. LFPDUX A4, X, INCX2
  156. fpabs T5, A5
  157. fpabs T6, A6
  158. fpabs T7, A7
  159. fpabs T8, A8
  160. fpsel C1, F1, C1, T1
  161. LFPDUX A5, X, INCX2
  162. fpsel C2, F2, C2, T2
  163. LFPDUX A6, X, INCX2
  164. fpsel C3, F3, C3, T3
  165. LFPDUX A7, X, INCX2
  166. fpsel C4, F4, C4, T4
  167. LFPDUX A8, X, INCX2
  168. fpsub F5, C1, T5
  169. fpsub F6, C2, T6
  170. fpsub F7, C3, T7
  171. fpsub F8, C4, T8
  172. fpabs T1, A1
  173. fpabs T2, A2
  174. fpabs T3, A3
  175. fpabs T4, A4
  176. fpsel C1, F5, C1, T5
  177. fpsel C2, F6, C2, T6
  178. fpsel C3, F7, C3, T7
  179. fpsel C4, F8, C4, T8
  180. bdnz LL(12)
  181. .align 4
  182. LL(13):
  183. fpabs T5, A5
  184. fpabs T6, A6
  185. fpabs T7, A7
  186. fpabs T8, A8
  187. fpsub F1, C1, T1
  188. fpsub F2, C2, T2
  189. fpsub F3, C3, T3
  190. fpsub F4, C4, T4
  191. fpsel C1, F1, C1, T1
  192. fpsel C2, F2, C2, T2
  193. fpsel C3, F3, C3, T3
  194. fpsel C4, F4, C4, T4
  195. fpsub F5, C1, T5
  196. fpsub F6, C2, T6
  197. fpsub F7, C3, T7
  198. fpsub F8, C4, T8
  199. fpsel C1, F5, C1, T5
  200. fpsel C2, F6, C2, T6
  201. fpsel C3, F7, C3, T7
  202. fpsel C4, F8, C4, T8
  203. .align 4
  204. LL(15):
  205. andi. r0, N, 15
  206. beq LL(20)
  207. andi. r0, N, 8
  208. beq LL(16)
  209. LFPDUX A1, X, INCX2
  210. LFPDUX A2, X, INCX2
  211. LFPDUX A3, X, INCX2
  212. LFPDUX A4, X, INCX2
  213. fpabs A1, A1
  214. fpabs A2, A2
  215. fpabs A3, A3
  216. fpabs A4, A4
  217. fpsub F1, C1, A1
  218. fpsub F2, C2, A2
  219. fpsub F3, C3, A3
  220. fpsub F4, C4, A4
  221. fpsel C1, F1, C1, A1
  222. fpsel C2, F2, C2, A2
  223. fpsel C3, F3, C3, A3
  224. fpsel C4, F4, C4, A4
  225. .align 4
  226. LL(16):
  227. andi. r0, N, 4
  228. beq LL(17)
  229. LFPDUX A1, X, INCX2
  230. LFPDUX A2, X, INCX2
  231. fpabs A1, A1
  232. fpabs A2, A2
  233. fpsub F1, C1, A1
  234. fpsub F2, C2, A2
  235. fpsel C1, F1, C1, A1
  236. fpsel C2, F2, C2, A2
  237. .align 4
  238. LL(17):
  239. andi. r0, N, 2
  240. beq LL(18)
  241. LFPDUX A1, X, INCX2
  242. fpabs A1, A1
  243. fpsub F1, C1, A1
  244. fpsel C1, F1, C1, A1
  245. .align 4
  246. LL(18):
  247. andi. r0, N, 1
  248. beq LL(20)
  249. LFDUX A1, X, INCX2
  250. fabs A1, A1
  251. fsub F1, C1, A1
  252. fsel C1, F1, C1, A1
  253. .align 4
  254. LL(20):
  255. fpsub F1, C1, C2
  256. fpsub F2, C3, C4
  257. fpsel C1, F1, C1, C2
  258. fpsel C3, F2, C3, C4
  259. fpsub F1, C1, C3
  260. fpsel C1, F1, C1, C3
  261. fsmtp C2, C1
  262. fsub F1, C1, C2
  263. fsel C1, F1, C1, C2
  264. li RET, 0
  265. fsmfp C1, C1
  266. andi. r0, XX, 2 * SIZE - 1
  267. beq LL(21)
  268. LFD A1, 0 * SIZE(XX)
  269. add XX, XX, INCX
  270. addi NN, NN, -1
  271. addi RET, RET, 1
  272. fabs A1, A1
  273. fcmpu cr0, C1, A1
  274. beq cr0, LL(999)
  275. .align 4
  276. LL(21):
  277. sub XX, XX, INCX2
  278. srawi. r0, NN, 4
  279. mtspr CTR, r0
  280. beq- LL(25)
  281. LFPDUX A1, XX, INCX2
  282. LFPDUX A2, XX, INCX2
  283. LFPDUX A3, XX, INCX2
  284. LFPDUX A4, XX, INCX2
  285. LFPDUX A5, XX, INCX2
  286. LFPDUX A6, XX, INCX2
  287. LFPDUX A7, XX, INCX2
  288. LFPDUX A8, XX, INCX2
  289. fpabs T1, A1
  290. fpabs T2, A2
  291. fpabs T3, A3
  292. fpabs T4, A4
  293. fpabs T5, A5
  294. fpabs T6, A6
  295. fpabs T7, A7
  296. fpabs T8, A8
  297. bdz LL(23)
  298. .align 4
  299. LL(22):
  300. addi RET, RET, 1
  301. fcmpu cr0, C1, T1
  302. LFPDUX A1, XX, INCX2
  303. beq cr0, LL(999)
  304. addi RET, RET, 1
  305. fscmp cr0, C1, T1
  306. LFPDUX A2, XX, INCX2
  307. beq cr0, LL(999)
  308. addi RET, RET, 1
  309. fcmpu cr0, C1, T2
  310. LFPDUX A3, XX, INCX2
  311. beq cr0, LL(999)
  312. addi RET, RET, 1
  313. fscmp cr0, C1, T2
  314. LFPDUX A4, XX, INCX2
  315. beq cr0, LL(999)
  316. addi RET, RET, 1
  317. fcmpu cr0, C1, T3
  318. LFPDUX A5, XX, INCX2
  319. beq cr0, LL(999)
  320. addi RET, RET, 1
  321. fscmp cr0, C1, T3
  322. LFPDUX A6, XX, INCX2
  323. beq cr0, LL(999)
  324. addi RET, RET, 1
  325. fcmpu cr0, C1, T4
  326. LFPDUX A7, XX, INCX2
  327. beq cr0, LL(999)
  328. addi RET, RET, 1
  329. fscmp cr0, C1, T4
  330. LFPDUX A8, XX, INCX2
  331. beq cr0, LL(999)
  332. addi RET, RET, 1
  333. fcmpu cr0, C1, T5
  334. fpabs T1, A1
  335. beq cr0, LL(999)
  336. addi RET, RET, 1
  337. fscmp cr0, C1, T5
  338. fpabs T2, A2
  339. beq cr0, LL(999)
  340. addi RET, RET, 1
  341. fcmpu cr0, C1, T6
  342. fpabs T3, A3
  343. beq cr0, LL(999)
  344. addi RET, RET, 1
  345. fscmp cr0, C1, T6
  346. fpabs T4, A4
  347. beq cr0, LL(999)
  348. addi RET, RET, 1
  349. fcmpu cr0, C1, T7
  350. fpabs T5, A5
  351. beq cr0, LL(999)
  352. addi RET, RET, 1
  353. fscmp cr0, C1, T7
  354. fpabs T6, A6
  355. beq cr0, LL(999)
  356. addi RET, RET, 1
  357. fcmpu cr0, C1, T8
  358. fpabs T7, A7
  359. beq cr0, LL(999)
  360. addi RET, RET, 1
  361. fscmp cr0, C1, T8
  362. fpabs T8, A8
  363. beq cr0, LL(999)
  364. bdnz LL(22)
  365. .align 4
  366. LL(23):
  367. addi RET, RET, 1
  368. fcmpu cr0, C1, T1
  369. beq cr0, LL(999)
  370. addi RET, RET, 1
  371. fscmp cr0, C1, T1
  372. beq cr0, LL(999)
  373. addi RET, RET, 1
  374. fcmpu cr0, C1, T2
  375. beq cr0, LL(999)
  376. addi RET, RET, 1
  377. fscmp cr0, C1, T2
  378. beq cr0, LL(999)
  379. addi RET, RET, 1
  380. fcmpu cr0, C1, T3
  381. beq cr0, LL(999)
  382. addi RET, RET, 1
  383. fscmp cr0, C1, T3
  384. beq cr0, LL(999)
  385. addi RET, RET, 1
  386. fcmpu cr0, C1, T4
  387. beq cr0, LL(999)
  388. addi RET, RET, 1
  389. fscmp cr0, C1, T4
  390. beq cr0, LL(999)
  391. addi RET, RET, 1
  392. fcmpu cr0, C1, T5
  393. beq cr0, LL(999)
  394. addi RET, RET, 1
  395. fscmp cr0, C1, T5
  396. beq cr0, LL(999)
  397. addi RET, RET, 1
  398. fcmpu cr0, C1, T6
  399. beq cr0, LL(999)
  400. addi RET, RET, 1
  401. fscmp cr0, C1, T6
  402. beq cr0, LL(999)
  403. addi RET, RET, 1
  404. fcmpu cr0, C1, T7
  405. beq cr0, LL(999)
  406. addi RET, RET, 1
  407. fscmp cr0, C1, T7
  408. beq cr0, LL(999)
  409. addi RET, RET, 1
  410. fcmpu cr0, C1, T8
  411. beq cr0, LL(999)
  412. addi RET, RET, 1
  413. fscmp cr0, C1, T8
  414. beq cr0, LL(999)
  415. .align 4
  416. LL(25):
  417. andi. r0, NN, 8
  418. beq LL(26)
  419. LFPDUX A1, XX, INCX2
  420. LFPDUX A2, XX, INCX2
  421. LFPDUX A3, XX, INCX2
  422. LFPDUX A4, XX, INCX2
  423. fpabs T1, A1
  424. fpabs T2, A2
  425. fpabs T3, A3
  426. fpabs T4, A4
  427. addi RET, RET, 1
  428. fcmpu cr0, C1, T1
  429. beq cr0, LL(999)
  430. addi RET, RET, 1
  431. fscmp cr0, C1, T1
  432. beq cr0, LL(999)
  433. addi RET, RET, 1
  434. fcmpu cr0, C1, T2
  435. beq cr0, LL(999)
  436. addi RET, RET, 1
  437. fscmp cr0, C1, T2
  438. beq cr0, LL(999)
  439. addi RET, RET, 1
  440. fcmpu cr0, C1, T3
  441. beq cr0, LL(999)
  442. addi RET, RET, 1
  443. fscmp cr0, C1, T3
  444. beq cr0, LL(999)
  445. addi RET, RET, 1
  446. fcmpu cr0, C1, T4
  447. beq cr0, LL(999)
  448. addi RET, RET, 1
  449. fscmp cr0, C1, T4
  450. beq cr0, LL(999)
  451. .align 4
  452. LL(26):
  453. andi. r0, NN, 4
  454. beq LL(27)
  455. LFPDUX A1, XX, INCX2
  456. LFPDUX A2, XX, INCX2
  457. fpabs T1, A1
  458. fpabs T2, A2
  459. addi RET, RET, 1
  460. fcmpu cr0, C1, T1
  461. beq cr0, LL(999)
  462. addi RET, RET, 1
  463. fscmp cr0, C1, T1
  464. beq cr0, LL(999)
  465. addi RET, RET, 1
  466. fcmpu cr0, C1, T2
  467. beq cr0, LL(999)
  468. addi RET, RET, 1
  469. fscmp cr0, C1, T2
  470. beq cr0, LL(999)
  471. .align 4
  472. LL(27):
  473. andi. r0, NN, 2
  474. beq LL(28)
  475. LFPDUX A1, XX, INCX2
  476. fpabs T1, A1
  477. addi RET, RET, 1
  478. fcmpu cr0, C1, T1
  479. beq cr0, LL(999)
  480. addi RET, RET, 1
  481. fscmp cr0, C1, T1
  482. beq cr0, LL(999)
  483. .align 4
  484. LL(28):
  485. andi. r0, NN, 1
  486. beq LL(999)
  487. addi RET, RET, 1
  488. b LL(999)
  489. .align 4
  490. LL(100):
  491. sub X, X, INCX
  492. srawi. r0, N, 4
  493. mtspr CTR, r0
  494. beq- LL(105)
  495. LFDUX A1, X, INCX
  496. LFDUX A2, X, INCX
  497. LFDUX A3, X, INCX
  498. LFDUX A4, X, INCX
  499. LFSDUX A1, X, INCX
  500. LFSDUX A2, X, INCX
  501. LFSDUX A3, X, INCX
  502. LFSDUX A4, X, INCX
  503. LFDUX A5, X, INCX
  504. LFDUX A6, X, INCX
  505. LFDUX A7, X, INCX
  506. LFDUX A8, X, INCX
  507. LFSDUX A5, X, INCX
  508. fpabs T1, A1
  509. LFSDUX A6, X, INCX
  510. fpabs T2, A2
  511. LFSDUX A7, X, INCX
  512. fpabs T3, A3
  513. LFSDUX A8, X, INCX
  514. fpabs T4, A4
  515. bdz LL(103)
  516. .align 4
  517. LL(102):
  518. fpsub F1, C1, T1
  519. LFDUX A1, X, INCX
  520. fpsub F2, C2, T2
  521. LFDUX A2, X, INCX
  522. fpsub F3, C3, T3
  523. LFDUX A3, X, INCX
  524. fpsub F4, C4, T4
  525. LFDUX A4, X, INCX
  526. fpabs T5, A5
  527. LFSDUX A1, X, INCX
  528. fpabs T6, A6
  529. LFSDUX A2, X, INCX
  530. fpabs T7, A7
  531. LFSDUX A3, X, INCX
  532. fpabs T8, A8
  533. LFSDUX A4, X, INCX
  534. fpsel C1, F1, C1, T1
  535. LFDUX A5, X, INCX
  536. fpsel C2, F2, C2, T2
  537. LFDUX A6, X, INCX
  538. fpsel C3, F3, C3, T3
  539. LFDUX A7, X, INCX
  540. fpsel C4, F4, C4, T4
  541. LFDUX A8, X, INCX
  542. fpsub F5, C1, T5
  543. LFSDUX A5, X, INCX
  544. fpsub F6, C2, T6
  545. LFSDUX A6, X, INCX
  546. fpsub F7, C3, T7
  547. LFSDUX A7, X, INCX
  548. fpsub F8, C4, T8
  549. LFSDUX A8, X, INCX
  550. fpabs T1, A1
  551. fpabs T2, A2
  552. fpabs T3, A3
  553. fpabs T4, A4
  554. fpsel C1, F5, C1, T5
  555. fpsel C2, F6, C2, T6
  556. fpsel C3, F7, C3, T7
  557. fpsel C4, F8, C4, T8
  558. bdnz LL(102)
  559. .align 4
  560. LL(103):
  561. fpabs T5, A5
  562. fpabs T6, A6
  563. fpabs T7, A7
  564. fpabs T8, A8
  565. fpsub F1, C1, T1
  566. fpsub F2, C2, T2
  567. fpsub F3, C3, T3
  568. fpsub F4, C4, T4
  569. fpsel C1, F1, C1, T1
  570. fpsel C2, F2, C2, T2
  571. fpsel C3, F3, C3, T3
  572. fpsel C4, F4, C4, T4
  573. fpsub F5, C1, T5
  574. fpsub F6, C2, T6
  575. fpsub F7, C3, T7
  576. fpsub F8, C4, T8
  577. fpsel C1, F5, C1, T5
  578. fpsel C2, F6, C2, T6
  579. fpsel C3, F7, C3, T7
  580. fpsel C4, F8, C4, T8
  581. .align 4
  582. LL(105):
  583. andi. r0, N, 15
  584. beq LL(120)
  585. andi. r0, N, 8
  586. beq LL(106)
  587. LFDUX A1, X, INCX
  588. LFDUX A2, X, INCX
  589. LFDUX A3, X, INCX
  590. LFDUX A4, X, INCX
  591. LFSDUX A1, X, INCX
  592. LFSDUX A2, X, INCX
  593. LFSDUX A3, X, INCX
  594. LFSDUX A4, X, INCX
  595. fpabs A1, A1
  596. fpabs A2, A2
  597. fpabs A3, A3
  598. fpabs A4, A4
  599. fpsub F1, C1, A1
  600. fpsub F2, C2, A2
  601. fpsub F3, C3, A3
  602. fpsub F4, C4, A4
  603. fpsel C1, F1, C1, A1
  604. fpsel C2, F2, C2, A2
  605. fpsel C3, F3, C3, A3
  606. fpsel C4, F4, C4, A4
  607. .align 4
  608. LL(106):
  609. andi. r0, N, 4
  610. beq LL(107)
  611. LFDUX A1, X, INCX
  612. LFDUX A2, X, INCX
  613. LFDUX A3, X, INCX
  614. LFDUX A4, X, INCX
  615. fabs A1, A1
  616. fabs A2, A2
  617. fabs A3, A3
  618. fabs A4, A4
  619. fsub F1, C1, A1
  620. fsub F2, C2, A2
  621. fsub F3, C3, A3
  622. fsub F4, C4, A4
  623. fsel C1, F1, C1, A1
  624. fsel C2, F2, C2, A2
  625. fsel C3, F3, C3, A3
  626. fsel C4, F4, C4, A4
  627. .align 4
  628. LL(107):
  629. andi. r0, N, 2
  630. beq LL(108)
  631. LFDUX A1, X, INCX
  632. LFDUX A2, X, INCX
  633. fabs A1, A1
  634. fabs A2, A2
  635. fsub F1, C1, A1
  636. fsub F2, C2, A2
  637. fsel C1, F1, C1, A1
  638. fsel C2, F2, C2, A2
  639. .align 4
  640. LL(108):
  641. andi. r0, N, 1
  642. beq LL(120)
  643. LFDUX A1, X, INCX
  644. fabs A1, A1
  645. fsub F1, C1, A1
  646. fsel C1, F1, C1, A1
  647. .align 4
  648. LL(120):
  649. fpsub F1, C1, C2
  650. fpsub F2, C3, C4
  651. fpsel C1, F1, C1, C2
  652. fpsel C3, F2, C3, C4
  653. fpsub F1, C1, C3
  654. fpsel C1, F1, C1, C3
  655. fsmtp C2, C1
  656. fsub F1, C1, C2
  657. fsel C1, F1, C1, C2
  658. li RET, 0
  659. sub XX, XX, INCX
  660. srawi. r0, NN, 3
  661. mtspr CTR, r0
  662. beq- LL(126)
  663. LFDUX A1, XX, INCX
  664. LFDUX A2, XX, INCX
  665. LFDUX A3, XX, INCX
  666. LFDUX A4, XX, INCX
  667. fabs T1, A1
  668. fabs T2, A2
  669. LFDUX A5, XX, INCX
  670. LFDUX A6, XX, INCX
  671. LFDUX A7, XX, INCX
  672. LFDUX A8, XX, INCX
  673. bdz LL(123)
  674. .align 4
  675. LL(122):
  676. LFDUX A1, XX, INCX
  677. fabs T3, A3
  678. addi RET, RET, 1
  679. fcmpu cr0, C1, T1
  680. beq cr0, LL(999)
  681. LFDUX A2, XX, INCX
  682. fabs T4, A4
  683. addi RET, RET, 1
  684. fcmpu cr0, C1, T2
  685. beq cr0, LL(999)
  686. LFDUX A3, XX, INCX
  687. fabs T1, A5
  688. addi RET, RET, 1
  689. fcmpu cr0, C1, T3
  690. beq cr0, LL(999)
  691. LFDUX A4, XX, INCX
  692. fabs T2, A6
  693. addi RET, RET, 1
  694. fcmpu cr0, C1, T4
  695. beq cr0, LL(999)
  696. LFDUX A5, XX, INCX
  697. fabs T3, A7
  698. addi RET, RET, 1
  699. fcmpu cr0, C1, T1
  700. beq cr0, LL(999)
  701. LFDUX A6, XX, INCX
  702. fabs T4, A8
  703. addi RET, RET, 1
  704. fcmpu cr0, C1, T2
  705. beq cr0, LL(999)
  706. LFDUX A7, XX, INCX
  707. fabs T1, A1
  708. addi RET, RET, 1
  709. fcmpu cr0, C1, T3
  710. beq cr0, LL(999)
  711. LFDUX A8, XX, INCX
  712. fabs T2, A2
  713. addi RET, RET, 1
  714. fcmpu cr0, C1, T4
  715. beq cr0, LL(999)
  716. bdnz LL(122)
  717. .align 4
  718. LL(123):
  719. fabs T3, A3
  720. fabs T4, A4
  721. addi RET, RET, 1
  722. fcmpu cr0, C1, T1
  723. beq cr0, LL(999)
  724. addi RET, RET, 1
  725. fcmpu cr0, C1, T2
  726. beq cr0, LL(999)
  727. fabs T1, A5
  728. addi RET, RET, 1
  729. fcmpu cr0, C1, T3
  730. beq cr0, LL(999)
  731. fabs T2, A6
  732. addi RET, RET, 1
  733. fcmpu cr0, C1, T4
  734. beq cr0, LL(999)
  735. fabs T3, A7
  736. addi RET, RET, 1
  737. fcmpu cr0, C1, T1
  738. beq cr0, LL(999)
  739. fabs T4, A8
  740. addi RET, RET, 1
  741. fcmpu cr0, C1, T2
  742. beq cr0, LL(999)
  743. addi RET, RET, 1
  744. fcmpu cr0, C1, T3
  745. beq cr0, LL(999)
  746. addi RET, RET, 1
  747. fcmpu cr0, C1, T4
  748. beq cr0, LL(999)
  749. .align 4
  750. LL(126):
  751. andi. r0, NN, 4
  752. beq LL(127)
  753. LFDUX A1, XX, INCX
  754. LFDUX A2, XX, INCX
  755. LFDUX A3, XX, INCX
  756. LFDUX A4, XX, INCX
  757. fabs T1, A1
  758. fabs T2, A2
  759. fabs T3, A3
  760. fabs T4, A4
  761. addi RET, RET, 1
  762. fcmpu cr0, C1, T1
  763. beq cr0, LL(999)
  764. addi RET, RET, 1
  765. fcmpu cr0, C1, T2
  766. beq cr0, LL(999)
  767. addi RET, RET, 1
  768. fcmpu cr0, C1, T3
  769. beq cr0, LL(999)
  770. addi RET, RET, 1
  771. fcmpu cr0, C1, T4
  772. beq cr0, LL(999)
  773. .align 4
  774. LL(127):
  775. andi. r0, NN, 2
  776. beq LL(128)
  777. LFDUX A1, XX, INCX
  778. LFDUX A2, XX, INCX
  779. fabs T1, A1
  780. fabs T2, A2
  781. addi RET, RET, 1
  782. fcmpu cr0, C1, T1
  783. beq cr0, LL(999)
  784. addi RET, RET, 1
  785. fcmpu cr0, C1, T2
  786. beq cr0, LL(999)
  787. .align 4
  788. LL(128):
  789. addi RET, RET, 1
  790. .align 4
  791. LL(999):
  792. li r10, 16
  793. addi SP, SP, -16
  794. mr r3, RET
  795. lfpdux f27, SP, r10
  796. lfpdux f26, SP, r10
  797. lfpdux f25, SP, r10
  798. lfpdux f24, SP, r10
  799. lfpdux f23, SP, r10
  800. lfpdux f22, SP, r10
  801. lfpdux f21, SP, r10
  802. lfpdux f20, SP, r10
  803. lfpdux f19, SP, r10
  804. lfpdux f18, SP, r10
  805. lfpdux f17, SP, r10
  806. lfpdux f16, SP, r10
  807. lfpdux f15, SP, r10
  808. lfpdux f14, SP, r10
  809. addi SP, SP, 16
  810. blr
  811. EPILOGUE